MFRC52302HN1,151 NXP Semiconductors, MFRC52302HN1,151 Datasheet - Page 62

no-image

MFRC52302HN1,151

Manufacturer Part Number
MFRC52302HN1,151
Description
IC READER 32-HVQFN
Manufacturer
NXP Semiconductors
Series
MIFARE®r
Datasheet

Specifications of MFRC52302HN1,151

Rf Type
Read / Write
Frequency
13.56MHz
Features
ISO14443-A, ISO14443-B
Package / Case
32-VFQFN Exposed Pad
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Other names
935293911151
NXP Semiconductors
MFRC523
Product data sheet
COMPANY PUBLIC
9.2.4.3 TestSel2Reg register
9.2.4.4 TestPinEnReg register
General test signal configuration and PRBS control.
Table 122. TestSel2Reg register (address 32h); reset value: 00h bit allocation
Table 123. TestSel2Reg register bit descriptions
Enables the test bus pin output driver.
Table 124. TestPinEnReg register (address 33h); reset value: 80h bit allocation
Table 125. TestPinEnReg register bit descriptions
Bit
Symbol
Access
Bit
7
6
5
4 to 0 TestBusSel[4:0]
Bit
Symbol
Access
Bit
7
6 to 1 TestPinEn[5:0]
0
Symbol
TstBusFlip
PRBS9
PRBS15
Symbol
RS232LineEn
reserved
RS232LineEn
TstBusFlip
R/W
R/W
7
7
All information provided in this document is subject to legal disclaimers.
Rev. 3.7 — 8 November 2011
Value Description
0
-
-
PRBS9
Value Description
1
-
-
-
R/W
6
6
serial UART lines MX and DTRQ are disabled
enables the output driver on one of the data pins D1 to D7 which
outputs a test signal
Example:
Remark: If the SPI is used, only pins D1 to D4 can be used. If the
serial UART interface is used and the RS232LineEn bit is set to
logic 1 only pins D1 to D4 can be used.
reserved for future use
115237
test bus is mapped to the parallel port in the following order:
TstBusBit4,TstBusBit3, TstBusBit2, TstBusBit6, TstBusBit5,
TstBusBit0; see
starts and enables the PRBS9 sequence according to
ITU-TO150; the data transmission of the defined sequence is
started by the Transmit command
Remark: all relevant registers to transmit data must be
configured before entering PRBS9 mode
starts and enables the PRBS15 sequence according to
ITU-TO150; the data transmission of the defined sequence is
started by the Transmit command
Remark: all relevant registers to transmit data must be
configured before entering PRBS15 mode
selects the test bus; see
setting bit 1 to logic 1 enables pin D1 output
setting bit 5 to logic 1 enables pin D5 output
PRBS15
R/W
5
5
TestPinEn[5:0]
4
Section 16.1 on page 80
4
R/W
Section 16.1 “Test signals” on page 80
3
3
TestBusSel[4:0]
R/W
2
2
Contactless reader IC
MFRC523
© NXP B.V. 2011. All rights reserved.
1
1
reserved
62 of 98
0
0
-

Related parts for MFRC52302HN1,151