W25Q64CVSSIG Winbond Electronics, W25Q64CVSSIG Datasheet - Page 14

no-image

W25Q64CVSSIG

Manufacturer Part Number
W25Q64CVSSIG
Description
IC SPI FLASH 64MBIT 8-SOIC
Manufacturer
Winbond Electronics
Datasheet

Specifications of W25Q64CVSSIG

Format - Memory
FLASH
Memory Type
FLASH
Memory Size
64M (8M x 8)
Speed
80MHz
Interface
SPI Serial
Voltage - Supply
2.7 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Package / Case
8-SOIC (0.083", 2.10mm Width)
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
Q5822008

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
W25Q64CVSSIG
Manufacturer:
WINBOND/华邦
Quantity:
20 000
Company:
Part Number:
W25Q64CVSSIG
Quantity:
15
11.1.6 Complement Protect (CMP)
The Complement Protect bit (CMP) is a non-volatile read/write bit in the status register (S14). It is used in
conjunction with SEC, TB, BP2, BP1 and BP0 bits to provide more flexibility for the array protection. Once
CMP is set to 1, previous array protection set by SEC, TB, BP2, BP1 and BP0 will be reversed. For
instance, when CMP=0, a top 4KB sector can be protected while the rest of the array is not; when
CMP=1, the top 4KB sector will become unprotected while the rest of the array become read-only. Please
refer to the Status Register Memory Protection table for details. The default setting is CMP=0.
11.1.7 Status Register Protect (SRP1, SRP0)
The Status Register Protect bits (SRP1 and SRP0) are non-volatile read/write bits in the status register
(S8 and S7). The SRP bits control the method of write protection: software protection, hardware
protection, power supply lock-down or one time programmable (OTP) protection.
Note:
1. When SRP1, SRP0 = (1, 0), a power-down, power-up cycle will change SRP1, SRP0 to (0, 0) state.
2. This feature is available upon special order. Please contact Winbond for details.
11.1.8 Erase/Program Suspend Status (SUS)
The Suspend Status bit is a read only bit in the status register (S15) that is set to 1 after executing a
Erase/Program Suspend (75h) instruction. The SUS status bit is cleared to 0 by Erase/Program Resume
(7Ah) instruction as well as a power-down, power-up cycle.
11.1.9 Security Register Lock Bits (LB3, LB2, LB1, LB0)
The Security Register Lock Bits (LB3, LB2, LB1, LB0) are non-volatile One Time Program (OTP) bits in
Status Register (S13, S12, S11, S10) that provide the write protect control and status to the Security
Registers. The default state of LB3-0 is 0, Security Registers are unlocked. LB3-0 can be set to 1
individually using the Write Status Register instruction. LB3-0 are One Time Programmable (OTP), once
it’s set to 1, the corresponding 256-Byte Security Register will become read-only permanently.
SRP1
0
0
0
1
1
SRP0
0
1
1
0
1
/WP
X
X
X
0
1
Power Supply
Unprotected
Lock-Down
Program
Protection
Hardware
Hardware
One Time
Protected
Register
Software
Status
(2)
Description
When /WP pin is low the Status Register locked and can not
be written to.
When /WP pin is high the Status register is unlocked and can
be written to after a Write Enable instruction, WEL=1.
Status Register is permanently protected and can not be
written to.
/WP pin has no control. The Status register can be written to
after a Write Enable instruction, WEL=1. [Factory Default]
Status Register is protected and can not be written to again
until the next power-down, power-up cycle.
- 14 -
W25Q64CV
(1)

Related parts for W25Q64CVSSIG