AGLP060V2-CSG289 Actel, AGLP060V2-CSG289 Datasheet - Page 58

FPGA - Field Programmable Gate Array 60K System Gates

AGLP060V2-CSG289

Manufacturer Part Number
AGLP060V2-CSG289
Description
FPGA - Field Programmable Gate Array 60K System Gates
Manufacturer
Actel
Datasheet

Specifications of AGLP060V2-CSG289

Processor Series
AGLP060
Core
IP Core
Number Of Macrocells
512
Maximum Operating Frequency
250 MHz
Number Of Programmable I/os
4
Data Ram Size
4608 bit
Supply Voltage (max)
1.575 V
Maximum Operating Temperature
+ 70 C
Minimum Operating Temperature
0 C
Development Tools By Supplier
AGLP-Eval-Kit, AGL-Dev-Kit-SCS, Silicon-Explorer II, Silicon-Sculptor 3, SI-EX-TCA, Flashpro 4, Flashpro 3, Flashpro Lite
Mounting Style
SMD/SMT
Supply Voltage (min)
1.14 V
Number Of Gates
60 K
Package / Case
CSP-289
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
IGLOO PLUS DC and Switching Characteristics
Table 2-73 • Parameter Definition and Measuring Nodes
2- 44
Parameter Name
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
*
OCLKQ
OSUD
OHD
OCLR2Q
OREMCLR
ORECCLR
OECLKQ
OESUD
OEHD
OECLR2Q
OEREMCLR
OERECCLR
ICLKQ
ISUD
IHD
ICLR2Q
IREMCLR
IRECCLR
See
Figure 2-13 on page 2-43
Clock-to-Q of the Output Data Register
Data Setup Time for the Output Data Register
Data Hold Time for the Output Data Register
Asynchronous Clear-to-Q of the Output Data Register
Asynchronous Clear Removal Time for the Output Data Register
Asynchronous Clear Recovery Time for the Output Data Register
Clock-to-Q of the Output Enable Register
Data Setup Time for the Output Enable Register
Data Hold Time for the Output Enable Register
Asynchronous Clear-to-Q of the Output Enable Register
Asynchronous Clear Removal Time for the Output Enable Register
Asynchronous Clear Recovery Time for the Output Enable Register
Clock-to-Q of the Input Data Register
Data Setup Time for the Input Data Register
Data Hold Time for the Input Data Register
Asynchronous Clear-to-Q of the Input Data Register
Asynchronous Clear Removal Time for the Input Data Register
Asynchronous Clear Recovery Time for the Input Data Register
for more information.
Parameter Definition
R ev i sio n 1 1
Measuring Nodes
(from, to)*
HH, DOUT
HH, EOUT
LL, DOUT
II, EOUT
CC, AA
DD, AA
AA, EE
CC, AA
DD, EE
DD, AA
FF, HH
FF, HH
LL, HH
LL, HH
JJ, HH
JJ, HH
II, HH
II, HH

Related parts for AGLP060V2-CSG289