XR21V1414IM48-F Exar Corporation, XR21V1414IM48-F Datasheet - Page 25

IC UART FIFO USB QUAD 48TQFP

XR21V1414IM48-F

Manufacturer Part Number
XR21V1414IM48-F
Description
IC UART FIFO USB QUAD 48TQFP
Manufacturer
Exar Corporation
Type
USB UARTsr
Datasheet

Specifications of XR21V1414IM48-F

Package / Case
48-TQFP
Features
*
Number Of Channels
1, UART
Fifo's
128 Byte
Protocol
USB 2.0
Voltage - Supply
3.3V
With Auto Flow Control
Yes
Mounting Type
Surface Mount
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
Supply Current
16 mA
Operating Supply Voltage
2.97 V to 3.63 V
No. Of Channels
4
Data Rate
12Mbps
Uart Features
Automatic Hardware And Software Flow Control, Half-Duplex Mode, Fractional Baud Rate Generator
Supply Voltage Range
2.97V To 3.63V
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
1016-1303 - EVAL BOARD FOR XR21V1414IM
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
1016-1304

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XR21V1414IM48-F
Manufacturer:
EXAR
Quantity:
5 000
Part Number:
XR21V1414IM48-F
Manufacturer:
Exar Corporation
Quantity:
10 000
Part Number:
XR21V1414IM48-F
Manufacturer:
EXAR/艾科嘉
Quantity:
20 000
Part Number:
XR21V1414IM48-F
0
REV. 1.1.0
GPIO_MODE[2:0]: GPIO Mode Select
There are 4 modes of operation for the GPIOs. The descriptions can be found in
page
GPIO_MODE[3]: Transceiver Enable Polarity
GPIO_MODE[7:4]: Reserved
These register bits are reserved. When writing to these bits, the value should be ’0’. When reading from these
bits, they are undefined and should be ignored.
This register controls the direction of the GPIO if it is not controlled by the GPIO_MODE register.
GPIO_DIRECTION[5:0]: GPIOx Direction
GPIO_DIRECTION[7:6]: Reserved
These register bits are reserved and should be ’0’.
Enables / disables generation of a USB interrupt packet at the change of state of GPIO pins when they are
configured as inputs.
GPIO_INT_MASK[5:0]: GPIOx Interrupt Mask
GPIO_INT_MASK[7:6]: Reserved
These register bits are reserved and should be ’0’.
3.3.11
3.3.12
3.3.13
Logic 0 = Low for TX
Logic 1 = High for TX
Logic 0 = GPIOx is an input.
Logic 1 = GPIOx is an output.
Logic 0 = A change on this input causes the device to generate an interrupt packet.
Logic 1 = A change on this input does not cause the device to generate an interrupt packet.
BITS
[2:0]
000
001
010
011
100
11.
GPIO_MODE Register Description (Read/Write)
GPIO_DIRECTION Register Description (Read/Write)
GPIO_INT_MASK Register Description (Read/Write)
GPIO0
GPIO0
GPIO0
GPIO0
GPIO0
GPIO0
GPIO1
GPIO1
GPIO1
GPIO1
GPIO1
GPIO1
GPIO2
GPIO2
GPIO2
GPIO2
GPIO2
DSR#
GPIO3
GPIO3
GPIO3
GPIO3
GPIO3
DTR#
T
ABLE
GPIO4
GPIO4
GPIO4
GPIO4
GPIO4
CTS#
14: GPIO M
25
Enable
Enable
GPIO5
GPIO5
GPIO5
XCVR
XCVR
RTS#
ODES
GPIO Mode, All GPIO pins available as GPIO
GPIO4 and GPIO5 used for Auto RTS/CTS HW
Flow Control
GPIO2 and GPIO3 used for Auto DTR/DSR
HW Flow Control
GPIO5 used for Auto Transceiver Enable dur-
ing Transmit
GPIO5 used for Auto Transceiver Enable after
address match (See FLOW_CONTROL mode
4).
4-CH FULL-SPEED USB UART
M
ODE
“Section 1.5, UART” on
D
ESCRIPTION
XR21V1414

Related parts for XR21V1414IM48-F