DS89C420-MNL Maxim Integrated Products, DS89C420-MNL Datasheet - Page 29

IC MCU ULTRA 33MHZ HP 40-DIP

DS89C420-MNL

Manufacturer Part Number
DS89C420-MNL
Description
IC MCU ULTRA 33MHZ HP 40-DIP
Manufacturer
Maxim Integrated Products
Series
89Cr
Datasheet

Specifications of DS89C420-MNL

Core Processor
8051
Core Size
8-Bit
Speed
33MHz
Connectivity
EBI/EMI, SIO, UART/USART
Peripherals
Power-Fail Reset, WDT
Number Of I /o
32
Program Memory Size
16KB (16K x 8)
Program Memory Type
FLASH
Ram Size
1K x 8
Voltage - Supply (vcc/vdd)
4.5 V ~ 5.5 V
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
40-DIP (0.600", 15.24mm)
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Data Converters
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DS89C420-MNL
Quantity:
1 000
Note that there are a few exceptions for this mode of operation when PAGES1 and PAGES2 are set to 00b:
§
§
§
Figure 11
execution sequence for 1-cycle page mode (PAGES1 = PAGES0 = 0b). PSEN remains active during page-hit
cycles, and page misses are forced during and after MOVX executions, independent of the most significant byte of
the subsequent addresses. The second case illustrates a MOVX execution sequence for 2-cycle page mode
(PAGES1 = 0 and PAGES0 = 1). PSEN is active for a full clock cycle in code fetches. Note that changing the MSB
of the data address causes the page misses in this sequence. The third case illustrates a MOVX execution
sequence for 4-cycle page mode (PAGES1 = 1 and PAGES0 = 0). There is no page miss in this execution cycle
because the most significant byte of the data address is assumed to match the last program address.
The second page mode (page mode 2) external bus structure multiplexes the most significant address byte with
data on P2, and uses P0 for the least significant address byte. This bus structure is used to speed up external code
fetches only. External data-memory access cycles are identical to the non-page mode except for the different
signals on P0 and P2.
PSEN is asserted for both page hit and page miss for a full clock cycle.
The execution of external MOVX instruction causes a page miss.
A page miss occurs when fetching the next external instruction following the execution of an external MOVX
instruction.
shows the external memory cycle for this bus structure. The first case illustrates a back-to-back
Figure 12
illustrates the memory cycle for external code fetches.
29 of 47

Related parts for DS89C420-MNL