SAA-XC866L-1FRA AB Infineon Technologies, SAA-XC866L-1FRA AB Datasheet - Page 106

IC MCU 8BIT 4KB FLASH 38TSSOP

SAA-XC866L-1FRA AB

Manufacturer Part Number
SAA-XC866L-1FRA AB
Description
IC MCU 8BIT 4KB FLASH 38TSSOP
Manufacturer
Infineon Technologies
Series
XC8xxr
Datasheet

Specifications of SAA-XC866L-1FRA AB

Core Processor
XC800
Core Size
8-Bit
Speed
86MHz
Connectivity
LIN, SSI, UART/USART
Peripherals
Brown-out Detect/Reset, POR, PWM, WDT
Number Of I /o
27
Program Memory Size
4KB (4K x 8)
Program Memory Type
FLASH
Ram Size
768 x 8
Voltage - Supply (vcc/vdd)
2.3 V ~ 5.5 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 140°C
Package / Case
38-TSSOP
Data Bus Width
8 bit
Data Ram Size
750 B
Interface Type
UART, SSC
Maximum Clock Frequency
26.67 MHz
Number Of Programmable I/os
27
Number Of Timers
3
Operating Supply Voltage
3.3 V, 5 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
 Details
4.3.3
Table 40
Parameter
Pad operating voltage
On-Chip Oscillator
start-up time
Flash initialization time
RESET hold time
PLL lock-in in time
PLL accumulated jitter D
1)
2)
3)
Figure 42
Data Sheet
Not all parameters are 100% tested, but are verified by design/characterization and test correlation.
RESET signal has to be active (low) until
PLL lock at 80 MHz using a 4 MHz external oscillator. The PLL Divider settings are K = 2, N = 40 and P = 1.
Flash State
RESET
VDDC
VDDP
OSC
PLL
Pads
t
RST
Power-on Reset and PLL Timing
1)
Power-on Reset Timing
I)until EVR is stable
2)
Power-On Reset and PLL Timing (Operating Conditions apply)
V
PAD
1)Pad state undefined
t
Symbol
V
t
t
t
t
OSCST
OSCST
FINIT
RST
LOCK
PAD
P
Reset
II)until PLL is locked
CC
CC –
SR
CC –
CC 2.3
PLL unlock
V
DDC
min. typ.
t
LOCK
2)ENPS control 3)As Programmed
Limit Values
has reached 90% of its maximum value (typ. 2.5V).
103
160
500
3)
to Ready-to-Read
III) until Flash go
Initialization
max.
500
200
0.7
t
FINIT
Unit Test Conditions
V
ns
µs
µs
µs
ns
IV) CPU reset is released; Boot
ROM software begin execution
PLL lock
1)
1)
1)
V
(10% – 90%) ≤
500µs
1)
1)3)
Ready to Read
Electrical Parameters
DDP
rise time
1)2)
SAA-XC866
V1.5, 2010-09

Related parts for SAA-XC866L-1FRA AB