MCF5235CVM150J Freescale Semiconductor, MCF5235CVM150J Datasheet - Page 42

no-image

MCF5235CVM150J

Manufacturer Part Number
MCF5235CVM150J
Description
IC MCU 64K 150MHZ 256MAPBGA
Manufacturer
Freescale Semiconductor
Series
MCF523xr
Datasheet

Specifications of MCF5235CVM150J

Core Processor
Coldfire V2
Core Size
32-Bit
Speed
150MHz
Connectivity
CAN, EBI/EMI, Ethernet, I²C, SPI, UART/USART
Peripherals
DMA, WDT
Number Of I /o
97
Program Memory Type
ROMless
Ram Size
64K x 8
Voltage - Supply (vcc/vdd)
1.4 V ~ 1.6 V
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
256-MAPBGA
Processor Series
MCF523x
Core
ColdFire V2
Data Bus Width
32 bit
Data Ram Size
64 KB
Interface Type
CAN, I2C, UART, Ethernet, SPI
Maximum Clock Frequency
150 MHz
Number Of Timers
4
Operating Supply Voltage
1.4 V to 1.6 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
JLINK-CF-BDM26, EWCF
Development Tools By Supplier
NNDK-MOD5234-KIT
Minimum Operating Temperature
- 40 C
Program Memory Size
64 KB
Cpu Speed
150MHz
Embedded Interface Type
CAN, EMI, ETHERNET, I2C, SPI, UART, USB
Digital Ic Case Style
MAPBGA
No. Of Pins
256
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-
Data Converters
-
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MCF5235CVM150J
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Electrical Characteristics
7.13
42
1
Num
J10
J11
J12
J13
J14
JTAG_EN is expected to be a static signal. Hence, specific timing is not associated with it.
J1
J2
J3
J4
J5
J6
J7
J8
J9
JTAG and Boundary Scan Timing
TCLK
(input)
TCLK Frequency of Operation
TCLK Cycle Period
TCLK Clock Pulse Width
TCLK Rise and Fall Times
Boundary Scan Input Data Setup Time to TCLK Rise
Boundary Scan Input Data Hold Time after TCLK Rise
TCLK Low to Boundary Scan Output Data Valid
TCLK Low to Boundary Scan Output High Z
TMS, TDI Input Data Setup Time to TCLK Rise
TMS, TDI Input Data Hold Time after TCLK Rise
TCLK Low to TDO Data Valid
TCLK Low to TDO High Z
TRST Assert Time
TRST Setup Time (Negation) to TCLK High
MCF523x Integrated Microprocessor Hardware Specification, Rev. 4
Characteristics
Table 24. JTAG and Boundary Scan Timing
J4
V
IH
Figure 24. Test Clock Input Timing
V
IL
1
J3
J4
J2
Symbol
t
t
t
t
t
t
t
t
TAPBHT
TRSTST
TAPBST
TRSTAT
t
BSDST
BSDHT
t
t
TDODV
TDODZ
f
t
t
BSDV
BSDZ
JCYC
JCYC
JCRF
JCW
J3
Min
100
DC
26
26
10
10
4
0
4
0
0
4
0
0
Freescale Semiconductor
Max
1/4
33
33
26
3
8
f
Unit
t
sys/2
CYC
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns

Related parts for MCF5235CVM150J