ATMEGA1280-16AUR Atmel, ATMEGA1280-16AUR Datasheet - Page 161

MCU AVR 128K FLASH 16MHZ 100TQFP

ATMEGA1280-16AUR

Manufacturer Part Number
ATMEGA1280-16AUR
Description
MCU AVR 128K FLASH 16MHZ 100TQFP
Manufacturer
Atmel
Series
AVR® ATmegar
Datasheets

Specifications of ATMEGA1280-16AUR

Core Processor
AVR
Core Size
8-Bit
Speed
16MHz
Connectivity
EBI/EMI, I²C, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, POR, PWM, WDT
Number Of I /o
86
Program Memory Size
128KB (64K x 16)
Program Memory Type
FLASH
Eeprom Size
4K x 8
Ram Size
8K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 5.5 V
Data Converters
A/D 16x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
100-TQFP, 100-VQFP
For Use With
ATSTK600-TQFP100 - STK600 SOCKET/ADAPTER 100-TQFPATSTK503 - STARTER KIT AVR EXP MODULE 100P
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATMEGA1280-16AUR
Manufacturer:
Atmel
Quantity:
10 000
16.11.9
2549M–AVR–09/10
TCCR1C – Timer/Counter 1 Control Register C
• Bit 6 – ICESn: Input Capture Edge Select
This bit selects which edge on the Input Capture Pin (ICPn) that is used to trigger a capture
event. When the ICESn bit is written to zero, a falling (negative) edge is used as trigger, and
when the ICESn bit is written to one, a rising (positive) edge will trigger the capture.
When a capture is triggered according to the ICESn setting, the counter value is copied into the
Input Capture Register (ICRn). The event will also set the Input Capture Flag (ICFn), and this
can be used to cause an Input Capture Interrupt, if this interrupt is enabled.
When the ICRn is used as TOP value (see description of the WGMn3:0 bits located in the
TCCRnA and the TCCRnB Register), the ICPn is disconnected and consequently the input cap-
ture function is disabled.
• Bit 5 – Reserved Bit
This bit is reserved for future use. For ensuring compatibility with future devices, this bit must be
written to zero when TCCRnB is written.
• Bit 4:3 – WGMn3:2: Waveform Generation Mode
See TCCRnA Register description.
• Bit 2:0 – CSn2:0: Clock Select
The three clock select bits select the clock source to be used by the Timer/Counter, see
16-10 on page 156
Table 16-6.
If external pin modes are used for the Timer/Countern, transitions on the Tn pin will clock the
counter even if the pin is configured as an output. This feature allows software control of the
counting.
Bit
(0x82)
Read/Write
Initial Value
CSn2
0
0
0
0
1
1
1
1
CSn1
0
0
1
1
0
0
1
1
Clock Select Bit Description
FOC1A
W
7
0
and
CSn0
Figure 16-11 on page
FOC1B
0
1
0
1
0
1
0
1
W
6
0
ATmega640/1280/1281/2560/2561
FOC1C
W
5
0
External clock source on Tn pin. Clock on falling edge
External clock source on Tn pin. Clock on rising edge
No clock source. (Timer/Counter stopped)
R
4
0
156.
clk
clk
clk
clk
I/O
clk
R
I/O
3
0
I/O
I/O
/1024 (From prescaler)
/256 (From prescaler)
I/O
/64 (From prescaler)
/8 (From prescaler)
Description
/1 (No prescaling
R
2
0
R
1
0
R
0
0
TCCR1C
Figure
161

Related parts for ATMEGA1280-16AUR