PIC18F2331-E/MM Microchip Technology, PIC18F2331-E/MM Datasheet - Page 153

IC MCU FLASH 4KX16 28QFN

PIC18F2331-E/MM

Manufacturer Part Number
PIC18F2331-E/MM
Description
IC MCU FLASH 4KX16 28QFN
Manufacturer
Microchip Technology
Series
PIC® 18Fr

Specifications of PIC18F2331-E/MM

Core Processor
PIC
Core Size
8-Bit
Speed
40MHz
Connectivity
I²C, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, LVD, Power Control PWM, QEI, POR, PWM, WDT
Number Of I /o
24
Program Memory Size
8KB (4K x 16)
Program Memory Type
FLASH
Eeprom Size
256 x 8
Ram Size
768 x 8
Voltage - Supply (vcc/vdd)
4.2 V ~ 5.5 V
Data Converters
A/D 5x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 125°C
Package / Case
28-QFN
Core
PIC
Processor Series
PIC18F
Data Bus Width
8 bit
Maximum Clock Frequency
40 MHz
Data Ram Size
768 B
Data Rom Size
256 B
On-chip Adc
Yes
Number Of Programmable I/os
24
Number Of Timers
4
Operating Supply Voltage
2 V to 5.5 V
Mounting Style
SMD/SMT
A/d Bit Size
10 bit
A/d Channels Available
5
Height
0.88 mm
Interface Type
EUSART, I2C, SPI, SSP
Length
6 mm
Maximum Operating Temperature
+ 125 C
Minimum Operating Temperature
- 40 C
Supply Voltage (max)
5.5 V, 5.8 V
Supply Voltage (min)
3.9 V, 4.2 V
Width
6 mm
For Use With
I3-DB18F4431 - BOARD DAUGHTER ICEPIC3
Lead Free Status / RoHS Status
Request inventory verification / Request inventory verification
Other names
PIC18F2331-E/ML
PIC18F2331-E/ML
17.1
The Input Capture (IC) submodule implements the
following features:
• Three channels of independent input capture
• Edge-Trigger, Period or Pulse-Width
• Programmable prescaler on every input capture
• Special Event Trigger output (IC1 only)
• Selectable noise filters on each capture input
FIGURE 17-2:
 2010 Microchip Technology Inc.
(16-bits/channel) on the CAP1, CAP2 and CAP3
pins
Measurement Operating modes for each channel
channel
Note 1: CAP1BUF register is reconfigured as VELR register when QEI mode is active.
CAP1 Pin
velcap
Input Capture
2: QEI generated velocity pulses, vel_out, are downsampled to produce this velocity capture signal.
(2)
FLTCK<2:0>
VELM
1
0
MUX
Noise
Filter
3
INPUT CAPTURE BLOCK DIAGRAM FOR IC1
Prescaler
1, 4, 16
CAP1M<3:0> Q Clocks
Q Clocks
4
Interrupt
Decode
Select
Mode
Reset/
Clock/
Logic
and
CAP1M<3:0>
PIC18F2331/2431/4331/4431
First Event
Reset
CAP1BUF_clk
Input Channel 1 (IC1) includes a Special Event
Figure
measurement logic. A representative block diagram is
shown in
is Timer5.
Trigger that can be configured for use in Velocity
Measurement mode. Its block diagram is shown in
Special Event Trigger features or additional velocity
Event Trigger
Special
IC1_TR
Reset
IC1IF
17-2. IC2 and IC3 are similar, but lack the
Figure
17-3. Please note that the time base
Timer5 Logic
CAP1BUF/VELR
TMR5
Control
Timer
Reset
DS39616D-page 153
(1)
Reset
Control
Timer5 Reset
Clock
Reset

Related parts for PIC18F2331-E/MM