PIC16F1934-E/ML Microchip Technology, PIC16F1934-E/ML Datasheet - Page 61

IC PIC MCU FLASH 256KX7 44-QFN

PIC16F1934-E/ML

Manufacturer Part Number
PIC16F1934-E/ML
Description
IC PIC MCU FLASH 256KX7 44-QFN
Manufacturer
Microchip Technology
Series
PIC® XLP™ 16Fr

Specifications of PIC16F1934-E/ML

Program Memory Type
FLASH
Program Memory Size
7KB (4K x 14)
Package / Case
44-QFN
Core Processor
PIC
Core Size
8-Bit
Speed
32MHz
Connectivity
I²C, LIN, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, LCD, POR, PWM, WDT
Number Of I /o
36
Eeprom Size
256 x 8
Ram Size
256 x 8
Voltage - Supply (vcc/vdd)
1.8 V ~ 5.5 V
Data Converters
A/D 14x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 125°C
Processor Series
PIC16F
Core
PIC
Data Bus Width
8 bit
Data Ram Size
256 B
Interface Type
EUSART/MI2C/SPI
Maximum Clock Frequency
32 MHz
Number Of Programmable I/os
36
Number Of Timers
5
Maximum Operating Temperature
+ 125 C
Mounting Style
SMD/SMT
3rd Party Development Tools
52715-96, 52716-328, 52717-734
Development Tools By Supplier
PG164130, DV164035, DV244005, DV164005
Minimum Operating Temperature
- 40 C
On-chip Adc
14-ch x 10-bit
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PIC16F1934-E/ML
Manufacturer:
Microchip Technology
Quantity:
135
3.1
The PIC16F193X/LF193X has a noise filter in the
MCLR Reset path. The filter will detect and ignore
small pulses.
It should be noted that a Reset does not drive the
MCLR pin low.
Voltages applied to the pin that exceed its specification
can result in both MCLR Resets and excessive current
beyond the device specification during the ESD event.
For this reason, Microchip recommends that the MCLR
pin no longer be tied directly to V
network, as shown in Figure 3-2, is suggested.
An internal MCLR option is enabled by clearing the
MCLRE bit in the Configuration Word register. When
MCLRE = 0, the Reset signal to the chip is generated
internally. When the MCLRE = 1, the RE3/MCLR pin
becomes an external Reset input. In this mode, the
RE3/MCLR pin has a weak pull-up to V
Serial Programming is not affected by selecting the
internal MCLR option.
Low-voltage programming (LVP) mode will override
MCLRE.
FIGURE 3-2:
3.2
The on-chip POR circuit holds the chip in Reset until V
has reached a high enough level for proper operation. A
maximum rise time for V
Section 28.0 “Electrical Specifications” for details. If
the BOR is enabled, the maximum rise time specification
does not apply. The BOR circuitry will keep the device in
Reset until V
“Brown-Out Reset (BOR)”).
When the device starts normal operation (exits the
Reset condition), device operating parameters (i.e.,
voltage, frequency, temperature, etc.) must be met to
ensure operation. If these conditions are not met, the
device must be held in Reset until the operating
conditions are met.
© 2008 Microchip Technology Inc.
V
DD
MCLR
Power-on Reset (POR)
R1
10 kΩ
C1
0.1 μF
DD
reaches V
RECOMMENDED
CIRCUIT
DD
BOR
DD
MCLR
. The use of an RC
is required. See
(see Section 3.5
PIC
®
MCU
DD
MCLR
. In-Circuit
Preliminary
DD
For additional information, refer to Application Note
AN607, “Power-up Trouble Shooting” (DS00607).
3.3
The Power-up Timer provides a fixed 64 ms (nominal)
time-out on power-up only, from POR or Brown-out
Reset. The Power-up Timer operates from the WDT
oscillator. For more information, see Section 8.5
“Internal Clock Modes”. The chip is kept in Reset as
long as PWRT is active. The PWRT delay allows the
V
PWRTE, can disable (if set) or enable (if cleared or pro-
grammed) the Power-up Timer. The Power-up Timer
should be enabled when Brown-out Reset is enabled,
although it is not required.
The Power-up Timer delay will vary from chip-to-chip
and vary due to:
• V
• Temperature variation
• Process variation
See
“Electrical Specifications”).
3.4
The WDT has the following features:
• Independent prescaler from Timer0
• Time-out period is from 1.024 ms to 268 seconds,
• Enabled by Configuration bits WDTE<1:0>
• Can be disabled during Sleep
• Controlled by WDTCON register
WDT is cleared under certain conditions described in
Table 3-3.
3.4.1
The WDT derives its time base from the 31 kHz internal
oscillator.
PIC16F193X/LF193X
DD
Note:
typical
Note:
DD
to rise to an acceptable level. A Configuration bit,
DC
variation
Power-up Timer (PWRT)
Watchdog Timer (WDT)
The Power-up Timer is enabled by the
PWRTE bit in the Configuration Word.
WDT OSCILLATOR
When the Oscillator Start-up Timer (OST)
is invoked, the WDT is held in Reset.
When the OST count has expired, the
WDT will begin counting (if enabled).
parameters
for
details
DS41364A-page 59
(Section 28.0

Related parts for PIC16F1934-E/ML