EP9301-CQZ Cirrus Logic Inc, EP9301-CQZ Datasheet - Page 344

IC ARM9 SOC PROCESSOR 208LQFP

EP9301-CQZ

Manufacturer Part Number
EP9301-CQZ
Description
IC ARM9 SOC PROCESSOR 208LQFP
Manufacturer
Cirrus Logic Inc
Series
EP9r
Datasheets

Specifications of EP9301-CQZ

Core Size
16/32-Bit
Peripherals
AC'97, DMA, I&sup2:S, LED, MaverickKey, POR, PWM, WDT
Core Processor
ARM9
Speed
166MHz
Connectivity
EBI/EMI, Ethernet, I²C, IrDA, SPI, UART/USART, USB
Number Of I /o
19
Program Memory Type
ROMless
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
1.65 V ~ 3.6 V
Data Converters
A/D 5x12b
Oscillator Type
External
Operating Temperature
0°C ~ 70°C
Package / Case
208-TQFP, 208-VQFP
Controller Family/series
(ARM9)
No. Of I/o's
19
Ram Memory Size
16MB
Cpu Speed
166MHz
No. Of Timers
4
Digital Ic Case Style
TQFP
Embedded Interface Type
SPI
Rohs Compliant
Yes
Processor Series
EP93xx
Core
ARM920T
Data Bus Width
32 bit
3rd Party Development Tools
MDK-ARM, RL-ARM, ULINK2
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-
Lead Free Status / Rohs Status
 Details
Other names
598-1136

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP9301-CQZ
Manufacturer:
CIRRUS
Quantity:
3 390
Part Number:
EP9301-CQZ
Quantity:
1
Part Number:
EP9301-CQZ
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
Part Number:
EP9301-CQZ
Manufacturer:
CIRRUSLOGIC
Quantity:
20 000
Part Number:
EP9301-CQZR
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
9
9-42
1/10/100 Mbps Ethernet LAN Controller
EP93xx User’s Guide
Chip Reset:
Rx Reset:
Soft Reset:
Definition:
Bit Descriptions:
Note: The IA field of the table means the same Individual Addresses as RxFCE, that is, IA0
implies RxFCE0 and IA1 implies RxFCE1
Individu
Accept
IA[1:0]
al
0
1
1
1
Table 9-4. Individual Accept, RxFlow Control Enable and Pause Accept Bits
0x0000_0x0x
0x0000_0000
0x0000_0000
Receiver Control Register. The Receive Control register is reset by Rx Reset
signal generated by holding the TESTSELn pin low. The same signal is also
used to reset the receive MAC. The purpose of having a separate reset signal
is to be able to avoid resetting the receive MAC when the AHB bus is in a
powered down state (RESET active), and wake-up frames need to be
detected.
RSVD:
PauseA:
RxFCE[1:
Receive
Control
Enable
Flow
0]
X
1
1
0
Copyright 2007 Cirrus Logic
PauseA
Accept
Pause
X
X
0
1
Reserved. Unknown During Read.
Pause Accept. When set, Pause frames are passed on to
the Host as regular frames. When clear, the frames are
discarded. The handling of MAC Control frames depends
on the Pause Accept bit as well as the appropriate
Individual Accept and RxFlow Control Enable bits, as
follows.
Frame discarded (do not pass the address filter)
MAC Control frames are recognized, flow control action taken,
and frames not passed to host. Non pause MAC Control
frames are passed on to host.
MAC Control frames are recognized, flow control action taken,
and all MAC control frames are passed on to host.
MAC Control frames are not distinguished from other frame
types, all frames passed on to host.
Action
DS785UM1

Related parts for EP9301-CQZ