MC68331CEH16 Freescale Semiconductor, MC68331CEH16 Datasheet - Page 63

IC MCU 32BIT 16MHZ 132-PQFP

MC68331CEH16

Manufacturer Part Number
MC68331CEH16
Description
IC MCU 32BIT 16MHZ 132-PQFP
Manufacturer
Freescale Semiconductor
Series
M683xxr
Datasheets

Specifications of MC68331CEH16

Core Processor
CPU32
Core Size
32-Bit
Speed
16MHz
Connectivity
EBI/EMI, SCI, SPI, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
18
Program Memory Type
ROMless
Voltage - Supply (vcc/vdd)
4.5 V ~ 5.5 V
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
132-QFP
Package
132PQFP
Device Core
ColdFire
Family Name
68K/M683xx
Maximum Speed
16 MHz
Ram Size
80 Byte
Data Bus Width
32 Bit
Number Of Programmable I/os
18
Interface Type
QSPI/SCI/UART
Number Of Timers
1
Processor Series
M683xx
Core
CPU32
Eeprom Memory
0 Bytes
Input Output
18
Interface
EBI/EMI, SCI, SPI, UART/USART
Ios
18
Memory Type
ROMless
Number Of Bits
32
Package Type
132-pin QFP
Programmable Memory
0 Bytes
Voltage, Range
4.5-5.5 V
Controller Family/series
68K
No. Of I/o's
18
Cpu Speed
16MHz
No. Of Timers
1
Embedded Interface Type
QSPI, SCI, UART
No. Of Pwm Channels
2
Digital Ic Case Style
PQFP
Rohs Compliant
Yes
Data Ram Size
80 B
Maximum Clock Frequency
16 MHz
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Ram Size
-
Program Memory Size
-
Data Converters
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68331CEH16
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC68331CEH16
Manufacturer:
FREESCALE
Quantity:
20 000
CR[0:F] — Command RAM
RR[0:F] — Receive Data RAM
TR[0:F] — Transmit Data RAM
MC68331TS/D
Once the CPU has set up the queue of QSPI commands and enabled the QSPI, the QSPI can operate
independently of the CPU. The QSPI executes all of the commands in its queue, sets a flag indicating
that it is finished, and then either interrupts the CPU or waits for CPU intervention. It is possible to ex-
ecute a queue of commands repeatedly without CPU intervention.
Data received by the QSPI is stored in this segment. The CPU reads this segment to retrieve data from
the QSPI. Data stored in receive RAM is right-justified. Unused bits in a receive queue entry are set to
zero by the QSPI upon completion of the individual queue entry. The CPU can access the data using
byte, word, or long-word addressing.
The CPTQP value in SPSR shows which queue entries have been executed. The CPU uses this infor-
mation to determine which locations in receive RAM contain valid data before reading them.
Data that is to be transmitted by the QSPI is stored in this segment. The CPU usually writes one word
of data into this segment for each queue command to be executed.
Information to be transmitted must be written to transmit data RAM in a right-justified format. The QSPI
cannot modify information in the transmit data RAM. The QSPI copies the information to its data serial-
izer for transmission. Information remains in transmit RAM until overwritten.
*The PCS0 bit represents the dual-function PCS0/SS.
Command RAM is used by the QSPI when in master mode. The CPU writes one byte of control infor-
mation to this segment for each QSPI command to be executed. The QSPI cannot modify information
in command RAM.
CONT
CONT
7
BITSE
BITSE
6
51E
500
Freescale Semiconductor, Inc.
RECEIVE
For More Information On This Product,
WORD
RAM
RRD
RRE
RRF
RR0
RR1
RR2
DT
DT
5
Go to: www.freescale.com
Figure 14 QSPI RAM
53E
520
DSCK
DSCK
4
TRANSMIT
WORD
RAM
TRD
TRE
TR0
TR1
TR2
TRF
PCS3
PCS3
3
54F
540
PCS2
PCS2
COMMAND
2
BYTE
RAM
CRD
CRE
CR0
CR1
CR2
CRF
PCS1
PCS1
1
$YFFD40
$YFFD00
$YFFD20
PCS0*
PCS0*
0
63

Related parts for MC68331CEH16