PIC12F635-I/P Microchip Technology, PIC12F635-I/P Datasheet - Page 110

no-image

PIC12F635-I/P

Manufacturer Part Number
PIC12F635-I/P
Description
IC MCU FLASH 1KX14 8DIP
Manufacturer
Microchip Technology
Series
PIC® 12Fr
Datasheets

Specifications of PIC12F635-I/P

Program Memory Type
FLASH
Program Memory Size
1.75KB (1K x 14)
Package / Case
8-DIP (0.300", 7.62mm)
Core Processor
PIC
Core Size
8-Bit
Speed
20MHz
Peripherals
Brown-out Detect/Reset, POR, WDT
Number Of I /o
5
Eeprom Size
128 x 8
Ram Size
64 x 8
Voltage - Supply (vcc/vdd)
2 V ~ 5.5 V
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Processor Series
PIC12F
Core
PIC
Data Bus Width
8 bit
Data Ram Size
64 B
Interface Type
RS- 232/SPI/USB
Maximum Clock Frequency
20 MHz
Number Of Programmable I/os
6
Number Of Timers
2
Operating Supply Voltage
2 V to 5.5 V
Maximum Operating Temperature
+ 85 C
Mounting Style
Through Hole
3rd Party Development Tools
52715-96, 52716-328, 52717-734
Development Tools By Supplier
PG164130, DV164035, DV244005, DV164005, PG164120, ICE2000, DV164120, DM163029, DV164101, DM163014
Minimum Operating Temperature
- 40 C
Data Rom Size
128 B
Height
3.3 mm
Length
9.27 mm
Supply Voltage (max)
5.5 V
Supply Voltage (min)
2 V
Width
6.35 mm
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
DM163029 - BOARD PICDEM FOR MECHATRONICSAC162057 - MPLAB ICD 2 HEADER 14DIPACICE0201 - MPLABICE 8P 300 MIL ADAPTERAC124001 - MODULE SKT PROMATEII 8DIP/SOIC
Data Converters
-
Connectivity
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PIC12F635-I/P
Manufacturer:
VICOR
Quantity:
32
PIC12F635/PIC16F636/639
REGISTER 11-6:
REGISTER 11-7:
DS41232B-page 108
bit 8
bit 7
bit 6-5
bit 4-1
bit 0
bit 8
bit 7
bit 6
bit 5
bit 4
bit 3
bit 2
bit 1
bit 0
bit 8
AUTOCHSEL: Auto Channel Select bit
1 = Enabled – AFE selects channel(s) that has demodulator output “high” at the end of T
0 = Disabled –
AGCSIG: Demodulator Output Enable bit, after the AGC loop is active
1 = Enabled – No output until AGC is regulating at around 20 mV
0 = Disabled – the AFE passes signal of any level it is capable of detecting
MODMIN<1:0>: Minimum Modulation Depth bit
00 = 50%
01 = 75%
10 = 25%
11 = 12%
LCZSEN<3:0>
0000 = -0dB (Default)
1111 = -30dB
R5PAR: Register Parity bit – set/cleared so the 9-bit register contains odd parity – an odd number of set bits
bit 8
COLPAR7: Set/Cleared so that this 8th parity bit + the sum of the config register row parity bits contain an odd number of
COLPAR6: Set/Cleared such that this 7th parity bit + the sum of the 7th bits in config registers 0 through 5 contain an odd
COLPAR5: Set/Cleared such that this 6th parity bit + the sum of the 6th bits in config registers 0 through 5 contain an odd
COLPAR4: Set/Cleared such that this 5th parity bit + the sum of the 5th bits in config registers 0 through 5 contain an odd
COLPAR3: Set/Cleared such that this 4th parity bit + the sum of the 4th bits in config registers 0 through 5 contain an odd
COLPAR2: Set/Cleared such that this 3rd parity bit + the sum of the 3rd bits in config registers 0 through 5 contain an odd
COLPAR1: Set/Cleared such that this 2nd parity bit + the sum of the 2nd bits in config registers 0 through 5 contain an odd
COLPAR0: Set/Cleared such that this 1st parity bit + the sum of the 1st bits in config registers 0 through 5 contain an odd
R6PAR: Register Parity bit – set/cleared so the 9-bit register contains odd parity – an odd number of set bits
Legend:
R = Readable bit
- n = Value at POR
Legend:
R = Readable bit
- n = Value at POR
AUTOCHSEL
COLPAR7
Note 1: Assured monotonic increment (or decrement) by design.
R/W-0
R/W-0
channel(s).
when the AGC begins regulating.
set bits.
number of set bits.
number of set bits.
number of set bits.
number of set bits.
number of set bits.
number of set bits.
number of set bits.
:
CONFIGURATION REGISTER 5 (ADDRESS: 0101)
COLUMN PARITY REGISTER 6 (ADDRESS: 0110)
COLPAR6
(1)
R/W-0
AFE
: LCZ Sensitivity Reduction bit
AGCSIG
R/W-0
follows channel enable/disable bits defined in Register 0
COLPAR5
W = Writable bit
‘1’ = Bit is set
W = Writable bit
‘1’ = Bit is set
R/W-0
MODMIN1
R/W-0
COLPAR4
R/W-0
Preliminary
MODMIN0
R/W-0
COLPAR3
R/W-0
U = Unimplemented bit, read as ‘0’
‘0’ = Bit is cleared
U = Unimplemented bit, read as ‘0’
‘0’ = Bit is cleared
LCZSEN3
R/W-0
COLPAR2
PP
R/W-0
LCZSEN2
at input pins. The AGC Active Status bit is set
R/W-0
COLPAR1
R/W-0
LCZSEN1
© 2005 Microchip Technology Inc.
R/W-0
STAB
x = Bit is unknown
x = Bit is unknown
; or otherwise, blocks the
COLPAR0
R/W-0
LCZSEN0
R/W-0
R6PAR
R/W-0
R5PAR
R/W-0
bit 0
bit 0

Related parts for PIC12F635-I/P