MT18VDDF12872HY-40BF1 Micron Technology Inc, MT18VDDF12872HY-40BF1 Datasheet - Page 11

MODULE DDR 1GB 200-SODIMM

MT18VDDF12872HY-40BF1

Manufacturer Part Number
MT18VDDF12872HY-40BF1
Description
MODULE DDR 1GB 200-SODIMM
Manufacturer
Micron Technology Inc
Datasheet

Specifications of MT18VDDF12872HY-40BF1

Memory Type
DDR SDRAM
Memory Size
1GB
Speed
400MT/s
Package / Case
200-SODIMM
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Commands
Operation Truth Table, provide a general reference of
available commands. For a more detailed description
Table 8:
CKE is HIGH for all commands shown except SELF REFRESH
NOTE:
Table 9:
Used to mask write data; provided coincident with the corresponding data
pdf: 09005aef80e4880c, source: 09005aef80e487d7
DDAF18C128x72HG.fm - Rev. A 10/04 EN
1. DESELECT and NOP are functionally interchangeable.
2. BA0–BA1 provide device bank address and A0–A12 provide device row address.
3. BA0–BA1 provide device bank address; A0–A9, A11 provide device column address; A10 HIGH enables the auto precharge
4. Applies only to read bursts with auto precharge disabled; this command is undefined (and should not be used) for READ
5. A10 LOW: BA0–BA1 determine which device bank is precharged. A10 HIGH: all device banks are precharged and BA0–
6. This command is AUTO REFRESH if CKE is HIGH, SELF REFRESH if CKE is LOW.
7. Internal refresh counter controls device row addressing; all inputs and I/Os are “Don’t Care” except for CKE.
8. BA0–BA1 select either the mode register or the extended mode register (BA0 = 0, BA1 = 0 select the mode register; BA0
NAME (FUNCTION)
NAME (FUNCTION)
DESELECT (NOP)
NO OPERATION (NOP)
ACTIVE (Select bank and activate row)
READ (Select bank and column, and start READ burst)
WRITE (Select bank and column, and start WRITE burst)
BURST TERMINATE
PRECHARGE (Deactivate row in bank or banks)
AUTO REFRESH or SELF REFRESH (Enter self refresh mode)
LOAD MODE REGISTER
WRITE Enable
WRITE Inhibit
Table 8, Commands Truth Table, and Table 9, DM
feature (nonpersistent), and A10 LOW disables the auto precharge feature.
bursts with auto precharge enabled and for WRITE bursts.
BA1 are “Don’t Care.”
= 1, BA1 = 0 select extended mode register; other combinations of BA0-BA1 are reserved). A0–A12 provide the op-code
to be written to the selected mode register.
Commands Truth Table
DM Operation Truth Table
11
CS#
of commands and operations, refer to the 512Mb DDR
SDRAM component data sheet.
H
L
L
L
L
L
L
L
L
RAS# CAS#
Micron Technology, Inc., reserves the right to change products or specifications without notice.
X
H
H
H
H
L
L
L
L
1GB (x72, ECC, DR) PC3200
X
H
H
H
H
L
L
L
L
200-PIN DDR SODIMM
WE#
H
H
H
H
X
L
L
L
L
Bank/Row
Bank/Col
Bank/Col
Op-Code
ADDR
Code
X
X
X
X
DM
©2004 Micron Technology, Inc.
H
L
NOTES
6, 7
1
1
2
3
3
4
5
8
Valid
DQS
X

Related parts for MT18VDDF12872HY-40BF1