EDD1216AATA-5 ELPIDA [Elpida Memory], EDD1216AATA-5 Datasheet - Page 33

no-image

EDD1216AATA-5

Manufacturer Part Number
EDD1216AATA-5
Description
128M bits DDR SDRAM (8M words x 16 bits, DDR400)
Manufacturer
ELPIDA [Elpida Memory]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EDD1216AATA-5B-E
Manufacturer:
ST
Quantity:
16
Part Number:
EDD1216AATA-5B-E
Manufacturer:
ELPIDA
Quantity:
20 000
Part Number:
EDD1216AATA-5C-E
Manufacturer:
RENESAS
Quantity:
47
Part Number:
EDD1216AATA-5C-E
Manufacturer:
ELPIDA
Quantity:
20 000
A Write command to the consecutive Read command interval: To interrupt the write operation
1. Same
2. Same
3. Different
Note: 1. Precharge must be preceded to read command. Therefore read command can not interrupt the write
WRITE to READ Command Interval (Same bank, same ROW address)
Data Sheet E0443E40 (Ver. 4.0)
Command
Destination row of the consecutive read
command
Bank
address
DQS
/CK
DM
DQ
CK
operation in this case.
Row address State
Same
Different
Any
WRIT
t0
1 cycle
READ
ACTIVE
ACTIVE
IDLE
in0
Data masked
t1
in1
[WRITE to READ delay = 1 clock cycle]
in2
t2
Operation
DM must be input 1 cycle prior to the read command input to prevent from being
written invalid data. In case, the read command is input in the next cycle of the
write command, DM is not necessary.
—*
DM must be input 1 cycle prior to the read command input to prevent from being
written invalid data. In case, the read command is input in the next cycle of the
write command, DM is not necessary.
—*
1
1
CL=3
t3
33
t4
out0 out1 out2 out3
t5
NOP
t6
EDD1216AATA-5
t7
High-Z
High-Z
t8
BL = 4
CL = 3

Related parts for EDD1216AATA-5