EDD1216AATA-5 ELPIDA [Elpida Memory], EDD1216AATA-5 Datasheet - Page 32

no-image

EDD1216AATA-5

Manufacturer Part Number
EDD1216AATA-5
Description
128M bits DDR SDRAM (8M words x 16 bits, DDR400)
Manufacturer
ELPIDA [Elpida Memory]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EDD1216AATA-5B-E
Manufacturer:
ST
Quantity:
16
Part Number:
EDD1216AATA-5B-E
Manufacturer:
ELPIDA
Quantity:
20 000
Part Number:
EDD1216AATA-5C-E
Manufacturer:
RENESAS
Quantity:
47
Part Number:
EDD1216AATA-5C-E
Manufacturer:
ELPIDA
Quantity:
20 000
A Write command to the consecutive Read command interval: To complete the burst operation
1. Same
2. Same
3. Different
Data Sheet E0443E40 (Ver. 4.0)
Command
Note: tWTR is referenced from the first positive CK edge after the last desired data in pair tWTR.
Destination row of the consecutive read
command
Bank
address
DQS
/CK
DM
DQ
CK
WRIT
Row address State
Same
Different
Any
t0
in0
t1
ACTIVE
ACTIVE
IDLE
INPUT
BL/2 + 2 cycle
in1
tWRD (min)
NOP
in2
WRITE to READ Command Interval
t2
Operation
To complete the burst operation, the consecutive read command should be
performed tWRD (= BL/ 2 + 2) after the write command.
Precharge the bank tWPD after the preceding write command. tRP after the
precharge command, issue the ACT command. tRCD after the ACT command, the
consecutive read command can be issued. See ‘A read command to the
consecutive precharge interval’ section.
To complete a burst operation, the consecutive read command should be
performed tWRD (= BL/ 2 + 2) after the write command.
Precharge the bank independently of the preceding write operation. tRP after the
precharge command, issue the ACT command. tRCD after the ACT command, the
consecutive read command can be issued.
in3
t3
tWTR*
32
READ
t4
t5
t6
EDD1216AATA-5
NOP
t7
OUTPUT
out0
out1
t8
BL = 4
CL = 3
out2

Related parts for EDD1216AATA-5