ia186es Innovasic Semiconductor Inc., ia186es Datasheet - Page 104

no-image

ia186es

Manufacturer Part Number
ia186es
Description
8-bit/16-bit Microcontrollers
Manufacturer
Innovasic Semiconductor Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ia186es-PQF100I-R-03
Manufacturer:
INNOVASIC
Quantity:
1 704
Part Number:
ia186es-PQF100I-R-03
Manufacturer:
Innovasic Semiconductor
Quantity:
10 000
Company:
Part Number:
ia186es-PQF100I-R-03
Quantity:
11
Part Number:
ia186es-PTQ100I-R-03
Manufacturer:
TOSHIBA
Quantity:
53
Part Number:
ia186es-PTQ100I-R-03
Manufacturer:
Innovasic Semiconductor
Quantity:
10 000
Part Number:
ia186esPQF100IR03
Manufacturer:
ADI/亚德诺
Quantity:
20 000
IA186ES/IA188ES
8-Bit/16-Bit Microcontrollers
Table 70. Interrupt MASK Register (Master Mode)
5.1.50 IMASK (028h) (Slave Mode)
The interrupt mask register is read/write. Setting a bit in this register has the effect of setting the
MSK bit in the corresponding interrupt control register. Setting a bit to 1, masks the interrupt
request. The interrupt request is enabled when the corresponding bit is set to 0. The IMASK
register contains 003dh on reset (see Table 71).
Table 71. Interrupt MASK Register (Slave Mode)
15
15
14
14
Reserved
Bits [15–11]—Reserved.
Bit [10]—SP0 Serial Port 0 Interrupt Mask → Setting this bit to 1 is an indication that the
serial port 0 interrupt is masked.
Bit [9]—SP1 Serial Port 1 Interrupt Mask → Setting this bit to 1 is an indication that the
serial port 0 interrupt is masked.
Bits [8–4]—I [4–0] Interrupt Mask → When any of these bits is set to 1, it is an
indication that the relevant interrupt is masked.
Bit [3]—D1/I6 DMA Channel 1/Interrupt 6 Mask → Setting this bit to 1, is an indication
that either the DMA channel 1 or int6 interrupt is masked.
Bit [2]—D0/I5 DMA Channel 0/Interrupt 5 Mask → When set to 1, it indicates that either
the DMA channel 0 or int5 interrupt is masked.
Bit [1]—Reserved.
Bit [0]—TMR Timer Interrupt Mask → When set to 1, it indicates that the timer control
unit interrupt is masked.
Bits [15–6]—Reserved.
Bit [5]—TMR2 Timer2 Interrupt Mask → This bit provides the state of the mask bit in
the Timer Interrupt Control register. When set to 1, it indicates that the interrupt request
is masked.
13
13
12
12
Reserved
11
11
®
SP0
10
10
9
SP1
9
8
7
I4
8
UNCONTROLLED WHEN PRINTED OR COPIED
6
I3
7
TMR2
Page 104 of 154
I2
6
5
IA211050902-15
I1
5
TMR1
IO
4
4
D1/I6
D1/I6
3
3
D0/I5
D0/I5
2
2
Res
1
Res
1
December 24, 2008
http://www.Innovasic.com
TMR
TMR0
0
0
Customer Support:
Data Sheet
1-888-824-4184

Related parts for ia186es