xrt75r12 Exar Corporation, xrt75r12 Datasheet - Page 2

no-image

xrt75r12

Manufacturer Part Number
xrt75r12
Description
Twelve Channel E3/ds3/sts-1 Line Interface Unit With Jitter
Manufacturer
Exar Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
xrt75r12DIB
Manufacturer:
Exar Corporation
Quantity:
10 000
Part Number:
xrt75r12DIB-L
Manufacturer:
MURATA
Quantity:
460 000
Part Number:
xrt75r12DIB-L
Manufacturer:
Exar Corporation
Quantity:
10 000
Part Number:
xrt75r12IB
Manufacturer:
EXAR
Quantity:
150
Part Number:
xrt75r12IB
Manufacturer:
Exar Corporation
Quantity:
10 000
Part Number:
xrt75r12IB
Manufacturer:
EXAR/艾科嘉
Quantity:
20 000
Part Number:
xrt75r12IB-L
Manufacturer:
Exar Corporation
Quantity:
10 000
Company:
Part Number:
xrt75r12IB-L
Quantity:
2 021
XRT75R12
TWELVE CHANNEL E3/DS3/STS-1 LINE INTERFACE UNIT WITH JITTER ATTENUATOR
FEATURES
RECEIVER
TRANSMITTER
JITTER ATTENUATOR
CONTROL AND DIAGNOSTICS
R
Redundancy)
On chip Clock and Data Recovery circuit for high
input jitter tolerance
Meets E3/DS3/STS-1 Jitter Tolerance Requirement
Detects and Clears LOS as per G.775
Receiver Monitor mode handles up to 20 dB flat
loss with 6 dB cable attenuation
On chip B3ZS/HDB3 encoder and decoder that can
be either enabled or disabled
On-chip clock synthesizer provides the appropriate
rate clock from a single 12.288 MHz Clock
Provides low jitter output clock
R
Redundancy)
Compliant with Bellcore GR-499, GR-253 and ANSI
T1.102 Specification for transmit pulse
Tri-state Transmit output capability for redundancy
applications
Each Transmitter can be independently turned on
or off
Transmitters provide Voltage Output Drive
On chip advanced crystal-less Jitter Attenuator for
each channel
Jitter Attenuator can be selected in Receive,
Transmit path, or disabled
Meets ETSI TBR 24 Jitter Transfer Requirements
Compliant with jitter transfer template outlined in
ITU G.751, G.752, G.755 and GR-499-CORE,1995
standards
16 or 32 bits selectable FIFO size
Parallel Microprocessor Interface for control and
configuration
Supports
monitoring
3
3
Technology
Technology
optional
(Reconfigurable,
(Reconfigurable,
internal
Transmit
Relayless
Relayless
driver
2
TRANSMIT INTERFACE CHARACTERISTICS
RECEIVE INTERFACE CHARACTERISTICS
Each channel supports Analog, Remote and Digital
Loop-backs
Single 3.3 V ± 5% power supply
5 V Tolerant digital inputs
Available in 420 pin TBGA Thermally enhanced
Package
- 40°C to 85°C Industrial Temperature Range
Accepts either Single-Rail or Dual-Rail data from
Terminal Equipment and generates a bipolar signal
to the line
Integrated Pulse Shaping Circuit
Built-in B3ZS/HDB3 Encoder (which can be
disabled)
Accepts Transmit Clock with duty cycle of 30%-
70%
Generates pulses that comply with the ITU-T G.703
pulse template for E3 applications
Generates pulses that comply with the DSX-3 pulse
template, as specified in Bellcore GR-499
and ANSI T1.102_1993
Generates pulses that comply with the STSX-1
pulse template, as specified in Bellcore GR-253-
CORE
Transmitter can be turned off in order to support
redundancy designs
Integrated Adaptive Receive Equalization (optional)
for optimal Clock and Data Recovery
Declares and Clears the LOS defect per ITU-T
G.775 requirements for E3 and DS3 applications
Meets Jitter Tolerance Requirements, as specified
in ITU-T G.823_1993 for E3 Applications
Meets Jitter Tolerance Requirements, as specified
in Bellcore GR-499-CORE for DS3 Applications
Declares Loss of Lock (LOL) Alarm
Built-in B3ZS/HDB3 Decoder (which can be
disabled)
Recovered Data can be muted while the LOS
Condition is declared
Outputs either Single-Rail or Dual-Rail data to the
Terminal Equipment
REV. 1.0.4
-CORE

Related parts for xrt75r12