SC16IS850LIPW,128 NXP Semiconductors, SC16IS850LIPW,128 Datasheet - Page 18

no-image

SC16IS850LIPW,128

Manufacturer Part Number
SC16IS850LIPW,128
Description
Manufacturer
NXP Semiconductors
Datasheet

Specifications of SC16IS850LIPW,128

Lead Free Status / Rohs Status
Compliant
NXP Semiconductors
8. Register descriptions
SC16IS850L
Product data sheet
7.11.3.2 Auto address detection
If Special Character Detect is enabled (EFR[5] is set and the Xoff2 register contains the
address byte) the receiver will try to detect an address byte that matches the programmed
character in the Xoff2 register. If the received byte is a data byte or an address byte that
does not match the programmed character in the Xoff2 register, the receiver will discard
these data. Upon receiving an address byte that matches the Xoff2 character, the receiver
will be automatically enabled if not already enabled, and the address character is pushed
into the RX FIFO along with the parity bit (in place of the parity error bit). The receiver also
generates a line status interrupt (IER[2] must be set to ‘1’ at this time). The receiver will
then receive the subsequent data from the ‘master’ station until being disabled by the
controller after having received a message from the ‘master’ station.
If another address byte is received and this address byte does not match the Xoff2
character, the receiver will be automatically disabled and the address byte is ignored. If
the address byte matches the Xoff2 character, the receiver will put this byte in the RX
FIFO along with the parity bit in the parity error bit (LSR bit 2).
Table 6
assigned bit functions are more fully defined in
details the assigned bit functions for the SC16IS850L internal registers. The
All information provided in this document is subject to legal disclaimers.
Rev. 1 — 22 July 2011
Section 8.1
Single UART with I
through
SC16IS850L
Section
2
C-bus/SPI interface
© NXP B.V. 2011. All rights reserved.
8.23.
18 of 60

Related parts for SC16IS850LIPW,128