EP4CE40F29C8N Altera, EP4CE40F29C8N Datasheet - Page 331

no-image

EP4CE40F29C8N

Manufacturer Part Number
EP4CE40F29C8N
Description
IC CYCLONE IV FPGA 40K 780FBGA
Manufacturer
Altera
Series
CYCLONE® IV Er

Specifications of EP4CE40F29C8N

Number Of Logic Elements/cells
39600
Number Of Labs/clbs
2475
Total Ram Bits
1134000
Number Of I /o
532
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
780-FBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4CE40F29C8N
Manufacturer:
ALTERA43
Quantity:
1 602
Part Number:
EP4CE40F29C8N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4CE40F29C8N
Manufacturer:
ALTERA
0
Part Number:
EP4CE40F29C8N
Manufacturer:
ALTERA
0
Part Number:
EP4CE40F29C8N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP4CE40F29C8N
0
Company:
Part Number:
EP4CE40F29C8N
Quantity:
2 800
Part Number:
EP4CE40F29C8N ALTERA
Manufacturer:
ALTERA
0
Chapter 1: Cyclone IV Transceivers Architecture
Transceiver Functional Modes
© December 2010 Altera Corporation
Figure 1–50. Example of Successful Receiver Detect Operation
Figure 1–51. Example of Unsuccessful Receiver Detect Operation
Electrical Idle Control
The Cyclone IV GX transceivers support transmitter buffer in electrical idle state
using the tx_forceelecidle port. During electrical idle, the transmitter buffer
differential and common mode output voltage levels are compliant to the PCIe Base
Specification 2.0 for Gen1 signaling rate.
Figure 1–52
port and the transmitter buffer output on the tx_dataout port.
Figure 1–52. Transmitter Buffer Electrical Idle State
Notes to
(1) The protocol requires the transmitter buffer to transition to a valid electrical idle after sending an electrical idle
(2) The protocol requires transmitter buffer to stay in electrical idle for a minimum of 20 ns for Gen1 signaling rate.
Signal Detect at Receiver
In PIPE mode, signal detection is supported with the built-in signal threshold
detection circuitry. When electrical idle inference is not enabled, the
rx_signaldetect signal is inverted and available as pipeelecidle port in the
PIPE interface.
ordered set within 8 ns.
tx_forcelecidle
Figure
tx_dataout
shows the relationship between assertion of the tx_forceelecidle
1–52:
tx_detectrxloopback
tx_detectrxloopback
pipephydonestatus
pipephydonestatus
powerdown[1..0]
powerdown[1..0]
pipestatus[2..0]
pipestatus[2..0]
<8 ns (1)
3'b000
2'b10(P1)
2'b10(P1)
3'b000
>20 ns (2)
3'b011
Cyclone IV Device Handbook, Volume 2
1–51

Related parts for EP4CE40F29C8N