EP4CE40F29C8N Altera, EP4CE40F29C8N Datasheet - Page 328

no-image

EP4CE40F29C8N

Manufacturer Part Number
EP4CE40F29C8N
Description
IC CYCLONE IV FPGA 40K 780FBGA
Manufacturer
Altera
Series
CYCLONE® IV Er

Specifications of EP4CE40F29C8N

Number Of Logic Elements/cells
39600
Number Of Labs/clbs
2475
Total Ram Bits
1134000
Number Of I /o
532
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
780-FBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4CE40F29C8N
Manufacturer:
ALTERA43
Quantity:
1 602
Part Number:
EP4CE40F29C8N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4CE40F29C8N
Manufacturer:
ALTERA
0
Part Number:
EP4CE40F29C8N
Manufacturer:
ALTERA
0
Part Number:
EP4CE40F29C8N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP4CE40F29C8N
0
Company:
Part Number:
EP4CE40F29C8N
Quantity:
2 800
Part Number:
EP4CE40F29C8N ALTERA
Manufacturer:
ALTERA
0
1–48
PCI Express (PIPE) Mode
.
Figure 1–48. Transceiver Channel Datapath and Clocking when Configured in PIPE Mode with ×1 Channel Configuration
Notes to
(1) Low-speed recovered clock.
(2) High-speed recovered clock.
Cyclone IV Device Handbook, Volume 2
Fabric
FPGA
Figure 1–48
:
PIPE mode provides the transceiver channel datapath configuration that supports ×1,
×2, and ×4 initial lane width for PCIe Gen1 signaling rate with PIPE interface
implementation. The Cyclone IV GX transceiver provides following features in PIPE
mode:
Figure 1–48
PIPE mode with ×1 channel configuration.
Configuring the hard IP module requires using the PCI Express Compiler. When
configuring the transceiver for PCIe implementation with hard IP module, the byte
serializer and deserializer are not enabled, providing an 8-bit transceiver-PIPE-hard
IP data interface width running at 250 MHz clock frequency.
PIPE interface
receiver detection circuitry
electrical idle control
signal detect at receiver
lane synchronization with compliant state machine
clock rate compensation with rate match FIFO
Low-Latency Synchronous PCIe
fast recovery from P0s state
electrical idle inference
compliance pattern transmission
reset requirement
Phase
Comp
FIFO
Rx
shows the transceiver channel datapath and clocking when configured in
wr_clk
Tx Phase
Comp
FIFO
rd_clk
Order-
Byte
ing
/2
serializer
Byte
De-
wr_clk
Byte Serializer
/2
Transmitter Channel PCS
Decoder
8B/10B
Receiver Channel PCS
rd_clk
Match
FIFO
Rate
Chapter 1: Cyclone IV Transceivers Architecture
8B/10B Encoder
Deskew
FIFO
© December 2010 Altera Corporation
(1)
Transceiver Functional Modes
Aligner
Word
Deserial-
Transmitter Channel PMA
Receiver Channel PMA
izer
Serializer
(2)
CDR
low-speed clock
high-speed
clock
CDR clock

Related parts for EP4CE40F29C8N