EP4CE40F29C8N Altera, EP4CE40F29C8N Datasheet - Page 149

no-image

EP4CE40F29C8N

Manufacturer Part Number
EP4CE40F29C8N
Description
IC CYCLONE IV FPGA 40K 780FBGA
Manufacturer
Altera
Series
CYCLONE® IV Er

Specifications of EP4CE40F29C8N

Number Of Logic Elements/cells
39600
Number Of Labs/clbs
2475
Total Ram Bits
1134000
Number Of I /o
532
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
780-FBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4CE40F29C8N
Manufacturer:
ALTERA43
Quantity:
1 602
Part Number:
EP4CE40F29C8N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4CE40F29C8N
Manufacturer:
ALTERA
0
Part Number:
EP4CE40F29C8N
Manufacturer:
ALTERA
0
Part Number:
EP4CE40F29C8N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP4CE40F29C8N
0
Company:
Part Number:
EP4CE40F29C8N
Quantity:
2 800
Part Number:
EP4CE40F29C8N ALTERA
Manufacturer:
ALTERA
0
Figure 7–1. Cyclone IV Devices External Memory Data Path
Note to
(1) All clocks shown here are global clocks.
© December 2010 Altera Corporation
CYIV-51007-2.2
Figure
7–1:
f
PLL
1
-90° Shifted Clock
OE
This chapter describes the memory interface pin support and the external memory
interface features of Cyclone
In addition to an abundant supply of on-chip memory, Cyclone IV devices can easily
interface with a broad range of external memory devices, including DDR2 SDRAM,
DDR SDRAM, and QDR II SRAM. External memory devices are an important system
component of a wide range of image processing, storage, communications, and
general embedded applications.
Altera recommends that you construct all DDR2 or DDR SDRAM external memory
interfaces using the Altera
controller function using the Altera DDR2 or DDR SDRAM memory controllers,
third-party controllers, or a custom controller for unique application needs.
Cyclone IV devices support QDR II interfaces electrically, but Altera does not supply
controller or physical layer (PHY) megafunctions for QDR II interfaces.
This chapter includes the following sections:
For more information about supported maximum clock rate, device and pin planning,
IP implementation, and device termination, refer to the
Handbook.
Figure 7–1
in Cyclone IV devices.
Register
System Clock
IOE
Register
“Cyclone IV Devices Memory Interfaces Pin Support” on page 7–2
“Cyclone IV Devices Memory Interfaces Features” on page 7–12
IOE
GND
V CC
Capture Clock
shows the block diagram of a typical external memory interface data path
Register
Register
IOE
IOE
DQS/CQ/CQn
®
OE
ALTMEMPHY megafunction. You can implement the
®
IV devices.
7. External Memory Interfaces in
Register
(Note 1)
IOE
Register
IOE
DataA
DataB
Register
Register
IOE
IOE
DQ
Cyclone IV Devices
External Memory Interface
Cyclone IV Device Handbook, Volume 1
Register
Register
LE
LE
Register
LE

Related parts for EP4CE40F29C8N