CY7C0851AV-133AXI Cypress Semiconductor Corp, CY7C0851AV-133AXI Datasheet - Page 8

CY7C0851AV-133AXI

CY7C0851AV-133AXI

Manufacturer Part Number
CY7C0851AV-133AXI
Description
CY7C0851AV-133AXI
Manufacturer
Cypress Semiconductor Corp
Datasheet

Specifications of CY7C0851AV-133AXI

Format - Memory
RAM
Memory Type
SRAM - Dual Port, Synchronous
Memory Size
2M (64K x 36)
Speed
133MHz
Interface
Parallel
Voltage - Supply
3.135 V ~ 3.465 V
Operating Temperature
-40°C ~ 85°C
Package / Case
176-LQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY7C0851AV-133AXI
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
Master Reset
The FLEx36 family devices undergo a complete reset by taking
its
asynchronously to the clocks. The MRST initializes the internal
burst counters to zero, and the counter mask registers to all ones
(completely unmasked). The MRST also forces the Mailbox
Interrupt (INT) flags and the Counter Interrupt (CNTINT) flags
HIGH. The MRST must be performed on the FLEx36 family
devices after power up.
Mailbox Interrupts
The upper two memory locations may be used for message
passing and permit communications between ports. Table 2
shows
CY7C853V/CY7C0853AV. The highest memory location, 3FFFF
is the mailbox for the right port and 3FFFE is the mailbox for the
Table 2. Interrupt Operation Example
Table 3. Address Counter and Counter-Mask Register Control Operation (Any Port)
Notes
Document #: 38-06070 Rev. *J
Set right INT
Reset right INT
Set left INT
Reset left INT
5. 9 M device has 18 address bits, 4M device has 17 address bits, 2M device has 16 address bits, and 1M device has 15 address bits
6. CE is internal signal. CE = LOW if CE
7. OE is “Don’t Care” for mailbox operation.
8. At least one of B0, B1, B2, or B3 must be LOW.
9. A16x is a NC for CY7C0851V/CY7C0851AV, therefore the Interrupt Addresses are FFFF and EFFF; A16x and A15x are NC for CY7C0850AV, therefore the Interrupt
10. “X” = “Don’t Care,” “H” = HIGH, “L” = LOW.
11. Counter operation and mask register operation is independent of chip enables.
CLK
X
can be deasserted after that. Data is out after the following CLK edge and is three-stated after the next CLK edge.
Addresses are 7FFF and 6FFF.
MRST input
MRST
the
Function
H
H
H
H
H
H
H
H
H
L
L
R
flag
L
flag
R
flag
interrupt
flag
CNT/MSK
LOW.
H
H
H
H
H
X
L
L
L
L
operation
The
R/W
CNTRST
0
X
X
H
L
= LOW and CE
MRST input
L
H
H
H
H
H
H
H
X
L
L
for
[5, 6, 7, 8, 9]
CE
X
X
L
L
L
both
1
ADS
= HIGH. For a single Read operation, CE only needs to be asserted once at the rising edge of the CLK and
X
X
H
H
X
H
L
L
L
L
Left Port
can
ports
CNTEN
A
3FFFF
3FFFE
switch
0L–17L
X
X
H
H
X
H
X
L
L
L
X
X
of
Master reset
Counter reset
Counter load
Counter readback
Counter increment
Counter hold
Mask reset
Mask load
Mask readback
Reserved
CY7C0850AV,CY7C0851V/CY7C0851AV
left port. Table 2 shows that in order to set the INT
operation by the left port to address 3FFFF asserts INT
At least one byte has to be active for a Write to generate an
interrupt. A valid Read of the 3FFFF location by the right port
resets INT
a Read to reset the interrupt. When one port Writes to the other
port’s mailbox, the INT of the port that the mailbox belongs to is
asserted LOW. The INT is reset when the owner (port) of the
mailbox Reads the contents of the mailbox. The interrupt flag is
set in a flow-thru mode (that is it follows the clock edge of the
writing port). Also, the flag is reset in a flow-thru mode (that is it
follows the clock edge of the reading port).
Each port can read the other port’s mailbox without resetting the
interrupt. And each port can write to its own mailbox without
setting the interrupt. If an application does not require message
passing, INT pins should be left open.
Operation
INT
X
X
H
L
L
R
HIGH. At least one byte has to be active in order for
R/W
X
H
X
L
Reset address counter to all 0s and mask
register to all 1s.
Reset counter unmasked portion to all 0s.
Load counter with external address value
presented on address lines.
Read out counter internal value on address
lines.
Internally increment address counter value.
Constantly hold the address value for
multiple clock cycles.
Reset mask register to all 1s.
Load mask register with value presented on
the address lines.
Read out mask register value on address
lines.
Operation undefined
R
CY7C0852V/CY7C0852AV
CY7C0853V/CY7C0853AV
[10, 11]
CE
X
X
L
L
R
Right Port
Description
A
3FFFF
3FFFE
0R–17R
X
X
R
Page 8 of 36
flag, a Write
R
INT
LOW.
H
L
X
X
R
[+] Feedback

Related parts for CY7C0851AV-133AXI