CS42888-CQZ Cirrus Logic Inc, CS42888-CQZ Datasheet - Page 43

IC,Soundcard Circuits,CMOS,QFP,64PIN,PLASTIC

CS42888-CQZ

Manufacturer Part Number
CS42888-CQZ
Description
IC,Soundcard Circuits,CMOS,QFP,64PIN,PLASTIC
Manufacturer
Cirrus Logic Inc
Type
Audio Codecr
Datasheet

Specifications of CS42888-CQZ

Data Interface
Serial
Resolution (bits)
24 b
Number Of Adcs / Dacs
4 / 8
Sigma Delta
Yes
Dynamic Range, Adcs / Dacs (db) Typ
105 / 108 (Differential), 102 / 105 (Single-Ended)
Voltage - Supply, Analog
3.14 V ~ 5.25 V
Voltage - Supply, Digital
3.14 V ~ 5.25 V
Operating Temperature
-10°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
64-LQFP
No. Of Adcs
2
No. Of Dacs
4
No. Of Input Channels
8
No. Of Output Channels
4
Adc / Dac Resolution
24bit
Ic Interface Type
Serial
Supply Voltage Range
3.14V To 5.25V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
598-1183

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CS42888-CQZ
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
Part Number:
CS42888-CQZR
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
DS717F2
6.5
6.5.1
6.5.2
6.5.3
FREEZE
7
Interface Formats (Address 04h)
Freeze Controls (FREEZE)
Default = 0
Function:
This function will freeze the previous settings of, and allow modifications to be made to the channel mutes,
the DAC and ADC Volume Control/Channel Invert registers without the changes taking effect until the
FREEZE is disabled. To have multiple changes in these control port registers take effect simultaneously,
enable the FREEZE bit, make all register changes, then disable the FREEZE bit.
Auxiliary Digital Interface Format (AUX_DIF)
Default = 0
0 - Left Justified
1 - I²S
Function:
This bit selects the digital interface format used for the AUX Serial Port. The required relationship between
the Left/Right clock, serial clock and serial data is defined by the Digital Interface Format and the options
are detailed in
DAC Digital Interface Format (DAC_DIF[2:0])
Default = 110
Function:
These bits select the digital interface format used for the DAC Serial Port. The required relationship between
the Left/Right clock, serial clock and serial data is defined by the Digital Interface Format; the options are
detailed in the section
Refer to
DAC_DIF2
MFreq2
0
0
0
0
1
0
0
0
AUX_DIF
Table 9, “Serial Audio Interface Channel Allocations,” on page
6
MFreq1
DAC_DIF1
Table 11. MCLK Frequency Settings for TDM & OLM Interface Formats
Figures
0
0
1
1
X
0
0
1
DAC_DIF2
“CODEC Digital Interface Formats” on page
22-23.
5
MFreq0
DAC_DIF0
X
0
1
0
1
Table 12. DAC Digital Interface Formats
0
1
0
DAC_DIF1
1.0290 MHz to 12.8000 MHz
1.5360 MHz to 19.2000 MHz
2.0480 MHz to 25.6000 MHz
3.0720 MHz to 38.4000 MHz
4.0960 MHz to 51.2000 MHz
4
Left Justified, up to 24-bit data
I²S, up to 24-bit data
Right Justified, 24-bit data
Description
DAC_DIF0
Description
3
ADC_DIF2
30.
2
33.
SSM
1024
256
384
512
768
ADC_DIF1
Format
Ratio (xFs)
1
0
1
2
DSM
N/A
N/A
256
384
512
CS42888
ADC_DIF0
Figure 15
Figure 14
Figure 16
Figure
QSM
N/A
N/A
N/A
N/A
256
0
43

Related parts for CS42888-CQZ