PIC18F46K20-E/P Microchip Technology, PIC18F46K20-E/P Datasheet - Page 126

IC, 8BIT MCU, PIC18F, 64MHZ, DIP-40

PIC18F46K20-E/P

Manufacturer Part Number
PIC18F46K20-E/P
Description
IC, 8BIT MCU, PIC18F, 64MHZ, DIP-40
Manufacturer
Microchip Technology
Series
PIC® XLP™ 18Fr

Specifications of PIC18F46K20-E/P

Controller Family/series
PIC18
No. Of I/o's
36
Eeprom Memory Size
1024Byte
Ram Memory Size
3936Byte
Cpu Speed
64MHz
No. Of Timers
4
Core Size
8 Bit
Program Memory Size
32768 Words
Core Processor
PIC
Speed
48MHz
Connectivity
I²C, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, HLVD, POR, PWM, WDT
Number Of I /o
35
Program Memory Type
FLASH
Eeprom Size
1K x 8
Ram Size
3.8K x 8
Voltage - Supply (vcc/vdd)
1.8 V ~ 3.6 V
Data Converters
A/D 14x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 125°C
Package / Case
40-DIP (0.600", 15.24mm)
Processor Series
PIC18F
Core
PIC
Data Bus Width
8 bit
Data Ram Size
3936 B
Interface Type
CCP, ECCP, EUSART, I2C, MSSP, SPI
Maximum Clock Frequency
64 MHz
Number Of Programmable I/os
36
Number Of Timers
4
Maximum Operating Temperature
+ 125 C
Mounting Style
Through Hole
3rd Party Development Tools
52715-96, 52716-328, 52717-734, 52712-325, EWPIC18
Development Tools By Supplier
PG164130, DV164035, DV244005, DV164005, PG164120, DV164136
Minimum Operating Temperature
- 40 C
On-chip Adc
10 bit, 14 Channel
Package
40PDIP
Device Core
PIC
Family Name
PIC18
Maximum Speed
64 MHz
Operating Supply Voltage
2.5|3.3 V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
AC164112 - VOLTAGE LIMITER MPLAB ICD2 VPPDM164124 - KIT STARTER FOR PIC18F4XK20
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PIC18F46K20-E/PT
Manufacturer:
Microchip Technology
Quantity:
10 000
PIC18F2XK20/4XK20
TABLE 10-3:
TABLE 10-4:
DS41303G-page 126
PORTB
LATB
TRISB
WPUB
IOCB
SLRCON
INTCON
INTCON2
INTCON3
ANSELH
Legend: — = unimplemented, read as ‘0’. Shaded cells are not used by PORTB.
Note 1:
RB6/KBI2/PGC
RB7/KBI3/PGD
Legend:
Note 1:
Name
2:
3:
Pin
Not implemented on PIC18F2XK20 devices.
DIG = Digital level output; TTL = TTL input buffer; ST = Schmitt Trigger input buffer; ANA = Analog level input/output;
x = Don’t care (TRIS bit does not affect port direction or is overridden for this option).
Configuration on POR is determined by the PBADEN Configuration bit. Pins are configured as analog inputs by default
when PBADEN is set and digital inputs when PBADEN is cleared.
Alternate assignment for CCP2 when the CCP2MX Configuration bit is ‘0’. Default assignment is RC1.
All other pin functions are disabled when ICSP or ICD are enabled.
PORTB Data Latch Register (Read and Write to Data Latch)
PORTB Data Direction Control Register
GIE/GIEH PEIE/GIEL TMR0IE
WPUB7
INT2IP
IOCB7
RBPU
Bit 7
PORTB I/O SUMMARY (CONTINUED)
SUMMARY OF REGISTERS ASSOCIATED WITH PORTB
RB7
Function
KBI2
PGC
KBI3
PGD
RB6
RB7
INTEDG0 INTEDG1 INTEDG2
WPUB6
IOCB6
INT1IP
Bit 6
RB6
Setting
TRIS
0
1
1
x
0
1
1
x
x
WPUB5
I/O
IOCB5
O
O
O
I
I
I
I
I
I
Bit 5
RB5
Type
DIG
TTL
TTL
DIG
TTL
TTL
DIG
I/O
ST
ST
SLRE
WPUB4
INT0IE
INT2IE
ANS12
IOCB4
Bit 4
RB4
LATB<6> data output.
PORTB<6> data input; Programmable weak pull-up.
Interrupt-on-pin change.
Serial execution (ICSP) clock input for ICSP and ICD operation.
LATB<7> data output.
PORTB<7> data input; Programmable weak pull-up.
Interrupt-on-pin change.
Serial execution data output for ICSP and ICD operation.
Serial execution data input for ICSP and ICD operation.
(1)
SLRD
WPUB3
INT1IE
ANS11
RBIE
Bit 3
RB3
(1)
TMR0IF
TMR0IP
WPUB2
ANS10
SLRC
Bit 2
RB2
Description
WPUB1
INT0IF
INT2IF
SLRB
ANS9
 2010 Microchip Technology Inc.
Bit 1
RB1
WPUB0
INT1IF
SLRA
ANS8
RBIF
RBIP
Bit 0
RB0
(3)
(3)
on page
Values
Reset
(3)
62
62
62
62
62
63
59
59
59
62

Related parts for PIC18F46K20-E/P