ATTINY88-15MZ Atmel, ATTINY88-15MZ Datasheet - Page 144

no-image

ATTINY88-15MZ

Manufacturer Part Number
ATTINY88-15MZ
Description
IC MCU AVR 8B 8KB FLASH 32QFN
Manufacturer
Atmel
Series
AVR® ATtinyr
Datasheet

Specifications of ATTINY88-15MZ

Core Processor
AVR
Core Size
8-Bit
Speed
16MHz
Connectivity
I²C, SPI
Peripherals
Brown-out Detect/Reset, POR, WDT
Number Of I /o
28
Program Memory Size
8KB (4K x 16)
Program Memory Type
FLASH
Eeprom Size
64 x 8
Ram Size
512 x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 5.5 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 125°C
Package / Case
*
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATTINY88-15MZ
Manufacturer:
ATMEL
Quantity:
3 500
Part Number:
ATTINY88-15MZ
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
144
ATtiny88 Automotive
Figure 15-13. Data Transfer in Master Receiver Mode
A START condition is sent by writing the following value to TWCR:
TWEN must be written to one to enable the 2-wire Serial Interface, TWSTA must be written to
one to transmit a START condition and TWINT must be set to clear the TWINT Flag. The TWI
will then test the 2-wire Serial Bus and generate a START condition as soon as the bus
becomes free. After a START condition has been transmitted, the TWINT Flag is set by hard-
ware, and the status code in TWSR will be 0x08 (See
SLA+R must be transmitted. This is done by writing SLA+R to TWDR. Thereafter the TWINT bit
should be cleared (by writing it to one) to continue the transfer. This is accomplished by writing
the following value to TWCR:
When SLA+R have been transmitted and an acknowledgement bit has been received, TWINT is
set again and a number of status codes in TWSR are possible. Possible status codes in Master
mode are 0x38, 0x40, or 0x48. The appropriate action to be taken for each of these status codes
is detailed in
Flag is set high by hardware. This scheme is repeated until the last byte has been received.
After the last byte has been received, the MR should inform the ST by sending a NACK after the
last received data byte. The transfer is ended by generating a STOP condition or a repeated
START condition. A STOP condition is generated by writing the following value to TWCR:
A REPEATED START condition is generated by writing the following value to TWCR:
SDA
SCL
TWCR
value
TWCR
value
TWCR
value
TWCR
value
Table
Device 1
RECEIVER
TWINT
TWINT
TWINT
TWINT
MASTER
1
1
1
1
15-3. Received data can be read from the TWDR Register when the TWINT
TWEA
TWEA
TWEA
TWEA
TRANSMITTER
X
X
X
X
Device 2
SLAVE
TWSTA
TWSTA
TWSTA
TWSTA
0
1
0
1
Device 3
TWSTO
TWSTO
TWSTO
TWSTO
1
0
0
0
........
Table
TWWC
TWWC
TWWC
TWWC
X
X
X
X
Device n
15-2). In order to enter MR mode,
V
TWEN
TWEN
TWEN
TWEN
CC
1
1
1
1
R1
0
0
0
0
9157B–AVR–01/10
R2
TWIE
TWIE
TWIE
TWIE
X
X
X
X

Related parts for ATTINY88-15MZ