KS8695P-EVAL Micrel Inc, KS8695P-EVAL Datasheet - Page 23

no-image

KS8695P-EVAL

Manufacturer Part Number
KS8695P-EVAL
Description
BOARD EVAL EXPERIMENT KS8695P
Manufacturer
Micrel Inc
Datasheet

Specifications of KS8695P-EVAL

Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
576-1002
KS8695P
Signal Descriptions by Group
Clock and Reset Pins
JTAG Interface Pins
WAN Ethernet Physical Interface Pins
Note:
1. I = Input.
M9999-081805
O = Output.
O/I = Output in normal mode; input pin during reset.
M15
G14
G15
A17
U17
T17
F14
F15
F16
Pin
Pin
Pin
G1
G2
G3
G4
G5
E1
E2
CPUCLKSEL
WANFXSD
WRSTPLS
WANRXM
WANTXM
WANTXP
WANRXP
RESETN
EROEN/
CPUCLK
URTSN/
WRSTO
XCLK1/
TRSTN
XCLK2
Name
Name
Name
TMS
TDO
TCK
TDI
I/O Type
I/O Type
I/O Type
O/I
O/I
O
O
O
O
I
I
I
I
I
I
I
I
I
I
(1)
(1)
(1)
Description
External Clock In. This signal is used as the source clock for the transmit clock of the
internal MAC and PHY. The clock frequency is 25MHz ±50ppm. The XCLK1
signal is also used as the reference clock signal for the internal PLL to generate the
125MHz internal system clock.
External Clock In. Used with XCLK1 pin when another polarity of crystal is needed.
This is unused for a normal clock input.
Normal Mode: UART request to send. Active low output.
During reset: CPU clock select. Select CPU clock source. CPUCLKSEL=0 (normal
mode), the internal PLL clock output is used as the CPU clock source.
CPUCLKSEL=1 (factory reserved test signal).
KS8695P chip reset. Active low input asserted for at least 256 system clock (40ns)
cycles to reset the KS8695P. When in the reset state, all the output pins are tri-stated
and all open drain signals are floating.
Watchdog timer reset output. This signal is asserted for at least 200ms if
RESETN is asserted or when the internal watchdog timer expires.
Normal Mode: ROM/SRAM/FLASH and External I/O output enable. Active low. When
asserted, this signal controls the output enable port of the specified device.
During reset: Watchdog timer reset polarity setting. WRSTPLS=0, Active high;
WRSTPLS=1, Active low. No default.
Description
JTAG test clock.
JTAG test mode select.
JTAG test data in.
JTAG test data out.
JTAG test reset. Active low.
Description
WAN PHY transmit signal + (differential).
WAN PHY transmit signal – (differential).
WAN PHY receive signal + (differential).
WAN PHY receive signal – (differential).
WAN fiber signal detect. Signal detect input when the WAN port is operated in
100BASE-FX 100Mb fiber mode. See Application Note 10.
23
August 2005
Micrel

Related parts for KS8695P-EVAL