EVAL-AD7723CBZ Analog Devices Inc, EVAL-AD7723CBZ Datasheet - Page 26

no-image

EVAL-AD7723CBZ

Manufacturer Part Number
EVAL-AD7723CBZ
Description
BOARD EVALUATION FOR AD7723
Manufacturer
Analog Devices Inc
Datasheet

Specifications of EVAL-AD7723CBZ

Number Of Adc's
1
Number Of Bits
16
Sampling Rate (per Second)
1.2M
Data Interface
Serial, Parallel
Inputs Per Adc
1 Differential
Input Range
±VREF
Power (typ) @ Conditions
475mW @ 1.2MSPS
Voltage Supply Source
Analog and Digital
Operating Temperature
-40°C ~ 85°C
Utilized Ic / Part
AD7723
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
AD7723
The master device is selected by setting TSI to a logic low and
connecting its FSO to DOE. The slave device is selected with its
TSI pin tied high and both its FSI and DOE controlled from the
master’s FSO. Since the FSO of the master controls the DOE
input of both the master and slave, one ADC’s SDO is active
while the other is high impedance (Figure 46). When the master
transmits its conversion result during the first 16 SCO cycles of
a data transmission frame, the low level on DOE sets the slave’s
SDO high impedance. Once the master completes transmitting
its conversion data, its FSO goes high and triggers the slave’s FSI
to begin its data transmission frame.
DOE (MASTER AND SLAVE)
SDO (MASTER)
FSO (MASTER)
SDO (SLAVE)
FSI (SLAVE)
CLKIN
SCO
Figure 46. Serial Mode 1 Timing for Two-Channel Multiplexed Operation
FSI
D1
t
12
t
t
15
9
D0
Rev. C | Page 26 of 32
D15
t
16
D14
t
13
Since FSO pulses are gated by the release of FSI (going low) and
the FSI of the slave device is held high during its data
transmission, the FSO from the master device must be used for
connection to the host processor.
D1
D0
t
11
D15
t
t
16
15
D14

Related parts for EVAL-AD7723CBZ