CDB4265 Cirrus Logic Inc, CDB4265 Datasheet - Page 43

BOARD EVAL FOR CS4265 CODEC

CDB4265

Manufacturer Part Number
CDB4265
Description
BOARD EVAL FOR CS4265 CODEC
Manufacturer
Cirrus Logic Inc
Datasheets

Specifications of CDB4265

Main Purpose
Audio, CODEC
Embedded
No
Utilized Ic / Part
CS4265
Primary Attributes
Stereo, 24-Bit, 192 kHz Sample Rate
Secondary Attributes
Graphic User Interface, S/PDIF/ I2S / I2C / SPI Interface
Description/function
Audio CODECs
Operating Supply Voltage
5 V
Product
Audio Modules
For Use With/related Products
CS4265
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Contains lead / RoHS non-compliant
Other names
598-1001
DS657F2
6.14
6.15
6.16
6.17
6.17.1 E to F C-Data Buffer Transfer Inhibit (Bit 6)
6.17.2 C-Data Access Mode (Bit 5)
Reserved
Reserved
Reserved
Reserved
7
7
7
Status Mask - Address 0Eh
Function:
The bits of this register serve as a mask for the Status sources found in the register
on page
register. If a mask bit is set to 0, the error is masked, meaning that its occurrence will not affect the status
register. The bit positions align with the corresponding bits in the Status register.
Status Mode MSB - Address 0Fh
Status Mode LSB - Address 10h
Function:
The two Status Mode registers form a 2-bit code for each Status register function. There are three ways to
update the Status register in accordance with the status condition. In the Rising-Edge Active Mode, the sta-
tus bit becomes active on the arrival of the condition. In the Falling-Edge Active Mode, the status bit be-
comes active on the removal of the condition. In Level-Active Mode, the status bit is active during the
condition.
00 - Rising edge active
01 - Falling edge active
10 - Level active
11 - Reserved
Transmitter Control 1 - Address 11h
Function:
When cleared, C-data E to F buffer transfers are allowed. When set, C-data E to F buffer transfers are
inhibited. See
Function:
When cleared, the C-data buffer will operate in One-byte control port access mode. When set, the C-data
buffer will operate in Two-byte control port access mode. See
agement” on page 52.
42. If a mask bit is set to 1, the error is unmasked, meaning that its occurrence will affect the status
Reserved
Reserved
Reserved
EFTCI
6
6
6
“IEC60958-3 Channel Status (C) Bit Management” on page 52.
Reserved
Reserved
Reserved
CAM
5
5
5
Reserved
EFTCM
EFTC1
EFTC0
4
4
4
Reserved
ClkErrM
ClkErr1
ClkErr0
3
3
3
“IEC60958-3 Channel Status (C) Bit Man-
Reserved
Reserved
Reserved
Reserved
2
2
2
ADCOvflM
ADCOvfl1
ADCOvfl0
Reserved
“Status - Address 0Dh”
1
1
1
ADCUndrflM
ADCUndrfl1
ADCUndrfl0
CS4265
Reserved
0
0
0
43

Related parts for CDB4265