CDB42528 Cirrus Logic Inc, CDB42528 Datasheet - Page 60

no-image

CDB42528

Manufacturer Part Number
CDB42528
Description
BOARD EVAL FOR CS42528/CS49300
Manufacturer
Cirrus Logic Inc
Datasheets

Specifications of CDB42528

Main Purpose
Audio, Audio Processing
Embedded
Yes, DSP
Utilized Ic / Part
CS49300, CS42528
Primary Attributes
8 Single-Ended Analog Inputs and Outputs, 4 S/PDIF Inputs and 2 S/PDIF Outputs
Secondary Attributes
Parallel, RS422, RS232, UDSP Interfaces
Product
Audio Modules
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Contains lead / RoHS non-compliant
Other names
598-1503
more detailed description of the different hardware
configurations can be found in
“Hardware Configuration” on page
The software configuration messages are specific
to each application. The software user’s guides
(AN163, AN163x, AN162, AN162x) for each
application code provides a list of all pertinent
configuration messages. Writing the KICKSTART
message to the CS493XX begins the audio
decode process. The KICKSTART message will
also be described in the user’s guide for each
application. Until the KICKSTART has been sent,
the decoder is in a wait state.
8.2.1. Autoboot INTREQ Behavior
It is important to note that ABOOT and INTREQ
are multiplexed on pin 20 of the CS493XX.
Because this pin serves as an input before reset,
and an output after reset, the host should release
the ABOOT line after RESET has gone high. As
60
ABOOT
RESET
T
rstsu
Figure 37. Autoboot INTREQ Behavior
74.
Section 11,
T
rsthld
shown in
on page
around the rising edge of RESET.
After the host has released the ABOOT line, it will
remain high while the DSP prepares to load code
from the external memory. INTREQ should be
ignored during download, i.e. interrupts should be
masked on the host. The download time will vary
according to the size of the download image and
the frequency of the main DSP clock. The autoboot
sequence is specified to complete within 200 ms
(from the rising edge of RESET). Note: This time
has been tested using the ac3_493263_13.ld
application
application code releases MAY take longer than
200mS as they have may an increased image size
and may take longer to initialize all of the internal
state variables. It is up to the designer to verify the
actual times required for each application code in
their system.
Download in Progress
Figure 37, "Autoboot INTREQ Behavior"
60, the host must drive ABOOT low
code
CS49300 Family DSP
Driven Low by Host
Driven Low by CS492X
release,
however
DS339F7
other

Related parts for CDB42528