IDT89HPES34H16ZABLI IDT, Integrated Device Technology Inc, IDT89HPES34H16ZABLI Datasheet - Page 9

no-image

IDT89HPES34H16ZABLI

Manufacturer Part Number
IDT89HPES34H16ZABLI
Description
IC PCI SW 34LANE 16PORT 1156FBGA
Manufacturer
IDT, Integrated Device Technology Inc
Datasheet

Specifications of IDT89HPES34H16ZABLI

Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
89HPES34H16ZABLI

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
IDT89HPES34H16ZABLI
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
IDT 89HPES34H16 Data Sheet
MSMBSMODE
SWMODE[3:0]
P01MERGEN
P23MERGEN
P45MERGEN
RSTHALT
Signal
CCLKDS
CCLKUS
PERSTN
Type
I
I
I
I
I
I
I
I
I
Common Clock Downstream. When the CCLKDS pin is asserted, it indicates that a
common clock is being used between the downstream device and the downstream
port.
Common Clock Upstream. When the CCLKUS pin is asserted, it indicates that a
common clock is being used between the upstream device and the upstream port.
Master SMBus Slow Mode. The assertion of this pin indicates that the master SMBus
should operate at 100 KHz instead of 400 KHz. This value may not be overridden.
Port 0 and 1 Merge. P01MERGEN is an active low signal. It is pulled low internally via
a 251K ohm resistor.
When this pin is low, port 0 is merged with port 1 to form a single x8 port. The Serdes
lanes associated with port 1 become lanes 4 through 7 of port 0. When this pin is
high, port 0 and port 1 are not merged, and each operates as a single x4 port
Port 2 and 3 Merge. P23MERGEN is an active low signal. It is pulled low internally via
a 251K ohm resistor.
When this pin is low, port 2 is merged with port 3 to form a single x8 port. The Serdes
lanes associated with port 3 become lanes 4 through 7 of port 2. When this pin is
high, port 2 and port 3 are not merged, and each operates as a single x4 port.
Port 4 and 5 Merge. P45MERGEN is an active low signal. It is pulled low internally via
a 251K ohm resistor.
When this pin is low, port 4 is merged with port 5 to form a single x8 port. The Serdes
lanes associated with port 5 become lanes 4 through 7 of port 4. When this pin is
high, port 4 and port 5 are not merged, and each operates as a single x4 port.
Fundamental Reset. Assertion of this signal resets all logic inside the PES34H16 and
initiates a PCI Express fundamental reset.
Reset Halt. When this signal is asserted during a PCI Express fundamental reset, the
PES34H16 executes the reset procedure and remains in a reset state with the Master
and Slave SMBuses active. This allows software to read and write registers internal to
the device before normal device operation begins. The device exits the reset state
when the RSTHALT bit is cleared in the PA_SWCTL register by an SMBus master.
Switch Mode. These configuration pins determine the PES34H16 switch operating
mode. These pins should be static and not change following the negation of PERSTN.
0x0 - Normal switch mode
0x1 - Normal switch mode with Serial EEPROM initialization
0x2 through 0x7 - Reserved
0x8 - Normal switch mode with upstream port failover (port 0 selected as the
0x9 - Normal switch mode with upstream port failover (port 2 selected as the
0xA - Normal switch mode with Serial EEPROM initialization and upstream port
0xB - Normal switch mode with Serial EEPROM initialization and upstream port
0xC through 0xF - Reserved
upstream port)
upstream port)
failover (port 0 selected as the upstream port)
failover (port 2 selected as the upstream port)
Table 5 System Pins
9 of 45
Name/Description
October 21, 2009

Related parts for IDT89HPES34H16ZABLI