IDT89HPES34H16ZABLI IDT, Integrated Device Technology Inc, IDT89HPES34H16ZABLI Datasheet - Page 15

no-image

IDT89HPES34H16ZABLI

Manufacturer Part Number
IDT89HPES34H16ZABLI
Description
IC PCI SW 34LANE 16PORT 1156FBGA
Manufacturer
IDT, Integrated Device Technology Inc
Datasheet

Specifications of IDT89HPES34H16ZABLI

Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
89HPES34H16ZABLI

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
IDT89HPES34H16ZABLI
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
System Clock Parameters
AC Timing Characteristics
IDT 89HPES34H16 Data Sheet
Values based on systems running at recommended supply voltages and operating temperatures, as shown in Tables 13 and 14.
PEREFCLK
Refclk
Refclk
T
V
T
R
1.
2.
3.
4.
PCIe Transmit
UI
T
T
MAX-JITTER
T
T
T
IDLE
T
DATA
T
PCIe Receive
UI
T
T
MAX JITTER
T
ENTER TIME
T
R
jitter
SW
T
Parameter
TX-EYE
TX-EYE-MEDIAN-to-
TX-RISE
TX- IDLE-MIN
TX-IDLE-SET-TO-
TX-IDLE-TO-DIFF-
TX-SKEW
RX-EYE (with jitter)
RX-EYE-MEDIUM TO
RX-IDLE-DET-DIFF-
RX-SKEW
, T
The input clock frequency will be either 100 or 125 MHz depending on signal REFCLKM.
ClkIn must be AC coupled. Use 0.01 — 0.1 µF ceramic capacitors.
RCUI (Reference Clock Unit Interval) refers to the reference clock period.
AC coupling required.
Parameter
F
FREQ
DC
2
, T
TX-FALL
Input reference clock frequency range
Duty cycle of input clock
Rise/Fall time of input clocks
Differential input voltage swing
Input clock jitter (cycle-to-cycle)
Termination Resistor
Unit Interval
Minimum Tx Eye Width
Maximum time between the jitter median and maximum
deviation from the median
D+ / D- Tx output rise/fall time
Minimum time in idle
Maximum time to transition to a valid Idle after sending
an Idle ordered set
Maximum time to transition from valid idle to diff data
Transmitter data skew between any 2 lanes
Unit Interval
Minimum Receiver Eye Width (jitter tolerance)
Max time between jitter median & max deviation
Unexpected Idle Enter Detect Threshold Integration Time
Lane to lane input skew
Description
Description
Table 10 PCIe AC Timing Characteristics
4
Table 9 Input Clock Requirements
15 of 45
Min
399.88
399.88
Min
100
0.6
0.7
0.4
40
50
50
1
Typical
Typical
400
500
400
110
90
50
.9
1
0.2*RCUI
Max
400.12
400.12
Max
1300
0.15
125
0.3
125
20
10
20
20
1.6
60
1
1
October 21, 2009
Units
Unit
RCUI
Ohms
ms
MHz
ps
UI
UI
ps
UI
UI
UI
ps
ps
UI
UI
ns
ps
%
V
3

Related parts for IDT89HPES34H16ZABLI