IS42S32200C1-6TL ISSI, Integrated Silicon Solution Inc, IS42S32200C1-6TL Datasheet - Page 32

no-image

IS42S32200C1-6TL

Manufacturer Part Number
IS42S32200C1-6TL
Description
IC SDRAM 64MBIT 166MHZ 86TSOP
Manufacturer
ISSI, Integrated Silicon Solution Inc
Datasheet

Specifications of IS42S32200C1-6TL

Format - Memory
RAM
Memory Type
SDRAM
Memory Size
64M (2Mx32)
Speed
166MHz
Interface
Parallel
Voltage - Supply
3.15 V ~ 3.45 V
Operating Temperature
0°C ~ 70°C
Package / Case
86-TSOPII
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
IS42S32200C1-6TL
Manufacturer:
ISSI
Quantity:
5 520
Part Number:
IS42S32200C1-6TL
Manufacturer:
ISSI
Quantity:
54
Part Number:
IS42S32200C1-6TL
Manufacturer:
ISSI
Quantity:
1 000
Part Number:
IS42S32200C1-6TL
Manufacturer:
ISSI
Quantity:
20 000
Part Number:
IS42S32200C1-6TLI
Manufacturer:
SIEMENS
Quantity:
6 243
IS42S32200C1
Fig CAP 3 - WRITE With Auto Precharge interrupted by a READ
Fig CAP 4 - WRITE With Auto Precharge interrupted by a WRITE
32
WRITE with Auto Precharge
3. Interrupted by a READ (with or without auto precharge):
A READ to bank m will interrupt a WRITE on bank n when
registered, with the data-out appearing CAS latency later.
The PRECHARGE to bank n will begin after t
where t
The last valid WRITE to bank n will be data-in registered
one clock prior to the READ to bank m.
Internal States
Internal States
COMMAND
COMMAND
ADDRESS
ADDRESS
WR
BANK m
BANK m
BANK n
BANK n
begins when the READ to bank m is registered.
CLK
CLK
DQ
DQ
T0
Page Active
T0
Page Active
NOP
NOP
WRITE - AP
WRITE - AP
BANK n,
BANK n,
BANK n
BANK n
T1
T1
COL a
COL a
D
D
Page Active
IN
IN
WRITE with Burst of 4
a
a
Page Active
WRITE with Burst of 4
T2
D
T2
D
NOP
NOP
IN
IN
WR
a+1
a+1
Integrated Silicon Solution, Inc. — www.issi.com —
is met,
READ - AP
BANK m,
BANK m
T3
T3
D
NOP
COL b
IN
Interrupt Burst, Write-Back
a+2
t
CAS Latency - 3 (BANK m)
4. Interrupted by a WRITE (with or without auto precharge):
WR
AWRITE to bank m will interrupt a WRITE on bank n when
registered. The PRECHARGE to bank n will begin after
t
m is registered. The last valid data WRITE to bank n will
be data registered one clock prior to a WRITE to bank m.
- BANK n
WR
WRITE - AP
BANK m,
BANK m
T4
T4
NOP
COL b
D
is met, where t
Interrupt Burst, Write-Back
IN
READ with Burst of 4
b
t
WR
WRITE with Burst of 4
- BANK n
T5
T5
D
NOP
NOP
IN
b+1
WR
begins when the WRITE to bank
T6
T6
D
NOP
NOP
IN
D
Precharge
t
OUT
b+2
RP - BANK n
b
t
Precharge
RP - BANK n
DON'T CARE
DON'T CARE
T7
T7
D
NOP
NOP
D
Write-Back
IN
Precharge
OUT
b+3
t
t
RP - BANK m
RP - BANK m
1-800-379-4774
b+1
1/18/07
Rev. B

Related parts for IS42S32200C1-6TL