MC68HC908GR8CD Freescale Semiconductor, MC68HC908GR8CD Datasheet - Page 128

no-image

MC68HC908GR8CD

Manufacturer Part Number
MC68HC908GR8CD
Description
8-bit Microcontrollers - MCU 8 Bit 8MHz
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MC68HC908GR8CD

Product Category
8-bit Microcontrollers - MCU
Rohs
yes
Core
HC08
Data Bus Width
8 bit
Maximum Clock Frequency
8 MHz
Program Memory Size
64 KB
Data Ram Size
384 B
Operating Supply Voltage
3 V to 5 V
Package / Case
SOIC-28
Mounting Style
SMD/SMT
Data Rom Size
64 KB
Maximum Operating Temperature
+ 125 C
Minimum Operating Temperature
- 40 C
Number Of Programmable I/os
21
Program Memory Type
Flash
Low-Voltage Inhibit (LVI)
LVISTOP, LVIPWRD, LVI5OR3, and LVIRSTD are in the configuration register (CONFIG). See
8 Configuration Register (CONFIG)
the MCU remains in reset until V
See
The output of the comparator controls the state of the LVIOUT flag in the LVI status register (LVISR).
An LVI reset also drives the RST pin low to provide low-voltage protection to external peripheral devices.
14.3.1 Polled LVI Operation
In applications that can operate at V
the LVIOUT bit. In the configuration register, the LVIPWRD bit must be 0 to enable the LVI module, and
the LVIRSTD bit must be 1 to disable LVI resets.
14.3.2 Forced Reset Operation
In applications that require V
module to reset the MCU when V
LVIPWRD and LVIRSTD bits must be cleared to enable the LVI module and to enable LVI resets.
14.3.3 Voltage Hysteresis Protection
Once the LVI has triggered (by having V
V
continually entering and exiting reset if V
V
128
Addr.
$FE0C
DD
TRIPF
19.3.2.5 Low-Voltage Inhibit (LVI) Reset
rises above the rising trip point voltage, V
by the hysteresis voltage, V
Register Name
LVI Status Register
FROM CONFIG
DETECTOR
LVI5OR3
LOW V
(LVISR)
V
DD
DD
Reset:
Read:
Write:
MC68HC908GR8 • MC68HC908GR4 Data Sheet, Rev. 7
DD
Figure 14-1. LVI Module Block Diagram
Figure 14-2. LVI I/O Register Summary
V
V
to remain above the V
DD
DD
DD
DD
FROM CONFIG
LVIOUT
> LVI
≤ LVI
HYS
Bit 7
DD
rises above a voltage, V
for details of the LVI’s configuration bits. Once an LVI reset occurs,
LVIPWRD
falls below the V
0
Trip
Trip
levels below the V
.
DD
= 0
= 1
DD
= Unimplemented
fall below V
is approximately equal to V
for details of the interaction between the SIM and the LVI.
6
0
0
TRIPR
LVIOUT
. This prevents a condition in which the MCU is
TRIPF
TRIPF
5
TRIPF
STOP INSTRUCTION
0
0
FROM CONFIG
TRIPF
LVIRSTD
level. In the configuration register, the
), the LVI will maintain a reset condition until
level, enabling LVI resets allows the LVI
TRIPR
level, software can monitor V
4
0
0
, which causes the MCU to exit reset.
TRIPF
3
0
0
FROM CONFIG
. V
LVISTOP
LVI RESET
TRIPR
2
0
0
Freescale Semiconductor
is greater than
1
0
0
DD
by polling
Chapter
Bit 0
0
0

Related parts for MC68HC908GR8CD