MCIMX6S5DVM10AB Freescale Semiconductor, MCIMX6S5DVM10AB Datasheet - Page 10

no-image

MCIMX6S5DVM10AB

Manufacturer Part Number
MCIMX6S5DVM10AB
Description
Processors - Application Specialized i.MX6 Solo rev 1.1
Manufacturer
Freescale Semiconductor
Type
Multimedia Applicationsr
Datasheet

Specifications of MCIMX6S5DVM10AB

Rohs
yes
Core
ARM Cortex A9
Processor Series
i.MX6
Data Bus Width
32 bit
Maximum Clock Frequency
1 GHz
Data Ram Size
256 kB
Operating Supply Voltage
1.175 V to 1.5 V
Mounting Style
SMD/SMT
Package / Case
FCBGA-624
Interface Type
I2C, I2S, SDIO, UART, USB
Memory Type
L1/L2 Cache, ROM, SRAM

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MCIMX6S5DVM10AB
Manufacturer:
ST
Quantity:
101
Modules List
10
Block Mnemonic
eCSPI1-4
DCIC-0
DCIC-1
CAAM
CTI-0
CTI-1
CTI-2
CTI-3
CTI-4
CCM
GPC
CTM
SRC
CSU
DAP
CSI
DSI
Global Power Controller,
System Reset Controller
Display Content Integrity
Cross Trigger Interfaces
i.MX 6Solo/6DualLite Applications Processors for Consumer Products, Rev. 1
Clock Control Module,
Central Security Unit
Cross Trigger Matrix
Debug Access Port
assurance module
Configurable SPI
accelerator and
Cryptographic
MIPI CSI-2 i/f
Block Name
MIPI DSI i/f
Checker
Table 2. i.MX 6Solo/6DualLite Modules List (continued)
Clocks, Resets, and
System Control
Power Control
Debug / Trace
Debug / Trace
Automotive IP
Subsystem
Connectivity
Peripherals
Peripherals
Peripherals
Peripherals
Multimedia
Multimedia
Security
Security
CAAM is a cryptographic accelerator and assurance
module. CAAM implements several encryption and
hashing functions, a run-time integrity checker, and a
Pseudo Random Number Generator (PRNG). The
pseudo random number generator is certified by
Cryptographic Algorithm Validation Program (CAVP) of
National Institute of Standards and Technology (NIST).
Its DRBG validation number is 94 and its SHS validation
number is 1455.
CAAM also implements a Secure Memory mechanism.
In i.MX 6Solo/6DualLite processors, the security
memory provided is 16 KB.
These modules are responsible for clock and reset
distribution in the system, and also for the system power
management.
The CSI IP provides MIPI CSI-2 standard camera
interface port. The CSI-2 interface supports from 80
Mbps to 1 Gbps speed per data lane.
The Central Security Unit (CSU) is responsible for
setting comprehensive security policy within the i.MX
6Solo/6DualLite platform.
Cross Trigger Interfaces allows cross-triggering based
on inputs from masters attached to CTIs. The CTI
module is internal to the Cortex-A9 Core Platform.
Cross Trigger Matrix IP is used to route triggering events
between CTIs. The CTM module is internal to the
Cortex-A9 Core Platform.
The DAP provides real-time access for the debugger
without halting the core to:
The DAP also provides debugger access to JTAG scan
chains. The DAP module is internal to the Cortex-A9
Core Platform.
The DCIC provides integrity check on portion(s) of the
display. Each i.MX 6Solo/6DualLite processor has two
such modules.
The MIPI DSI IP provides DSI standard display port
interface. The DSI interface support 80 Mbps to 1 Gbps
speed per data lane.
Full-duplex enhanced Synchronous Serial Interface,
with data rate up to 52 Mbit/s. It is configurable to
support Master/Slave modes, four chip selects to
support multiple peripherals.
• System memory and peripheral registers
• All debug configuration registers
Brief Description
Freescale Semiconductor

Related parts for MCIMX6S5DVM10AB