MCIMX6Q6AVT10AC Freescale Semiconductor, MCIMX6Q6AVT10AC Datasheet - Page 14

no-image

MCIMX6Q6AVT10AC

Manufacturer Part Number
MCIMX6Q6AVT10AC
Description
Processors - Application Specialized i.MX6Q
Manufacturer
Freescale Semiconductor
Type
Multimedia Applicationsr
Datasheet

Specifications of MCIMX6Q6AVT10AC

Rohs
yes
Core
ARM Cortex A9
Processor Series
i.MX6
Data Bus Width
32 bit
Maximum Clock Frequency
1 GHz
Data Ram Size
16 KB
Operating Supply Voltage
1.05 V to 1.5 V
Maximum Operating Temperature
+ 125 C
Mounting Style
SMD/SMT
Package / Case
FCBGA
Interface Type
I2C, I2S, UART, USB
Memory Type
L1/L2 Cache, ROM, SRAM
Minimum Operating Temperature
- 40 C
Number Of Timers
2

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MCIMX6Q6AVT10AC
Manufacturer:
ATMEL
Quantity:
460
Part Number:
MCIMX6Q6AVT10AC
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MCIMX6Q6AVT10AC
Manufacturer:
FREESCALE
Quantity:
20 000
Modules List
14
Mnemonic
ROMCP
SPDIF
SDMA
Block
SNVS
96KB
ROM
SATA
SJC
Boot ROM
ROM Controller with
Patch
Serial ATA
Smart Direct Memory
Access
System JTAG
Controller
Secure Non-Volatile
Storage
Sony Philips Digital
Interconnect Format
i.MX 6Dual/6Quad Automotive and Infotainment Applications Processors, Rev. 2
Block Name
Table 2. i.MX 6Dual/6Quad Modules List (continued)
Internal
Memory
Data Path
Connectivity
Peripherals
System
Control
Peripherals
System
Control
Peripherals
Security
Multimedia
Peripherals
Subsystem
Supports secure and regular Boot Modes. Includes read protection on 4K
region for content protection
ROM Controller with ROM Patch support
The SATA controller and PHY is a complete mixed-signal IP solution
designed to implement SATA II, 3.0 Gbps HDD connectivity.
The SDMA is multi-channel flexible DMA engine. It helps in maximizing
system performance by off-loading the various cores in dynamic data
routing. It has the following features:
The SJC provides JTAG interface, which complies with JTAG TAP
standards, to internal logic. The i.MX 6Dual/6Quad processors use JTAG
port for production, testing, and system debugging. In addition, the SJC
provides BSR (Boundary Scan Register) standard support, which
complies with IEEE1149.1 and IEEE1149.6 standards.
The JTAG port must be accessible during platform initial laboratory
bring-up, for manufacturing tests and troubleshooting, as well as for
software debugging by authorized entities. The i.MX 6Dual/6Quad SJC
incorporates three security modes for protecting against unauthorized
accesses. Modes are selected through eFUSE configuration.
Secure Non-Volatile Storage, including Secure Real Time Clock, Security
State Machine, Master Key Control, and Violation/Tamper Detection and
reporting.
A standard audio file transfer format, developed jointly by the Sony and
Phillips corporations. It supports Transmitter and Receiver functionality.
• Powered by a 16-bit Instruction-Set micro-RISC engine
• Multi-channel DMA supporting up to 32 time-division multiplexed DMA
• 48 events with total flexibility to trigger any combination of channels
• Memory accesses including linear, FIFO, and 2D addressing
• Shared peripherals between ARM and SDMA
• Very fast context-switching with 2-level priority based preemptive
• DMA units with auto-flush and prefetch capability
• Flexible address management for DMA transfers (increment,
• DMA ports can handle unit-directional and bi-directional flows (copy
• Up to 8-word buffer for configurable burst transfers
• Support of byte-swapping and CRC calculations
• Library of Scripts and API is available
channels
multi-tasking
decrement, and no address changes on source and destination
address)
mode)
Brief Description
Freescale Semiconductor

Related parts for MCIMX6Q6AVT10AC