ELANSC310 AMD [Advanced Micro Devices], ELANSC310 Datasheet - Page 39

no-image

ELANSC310

Manufacturer Part Number
ELANSC310
Description
Single-Chip, 32-Bit, PC/AT Microcontroller
Manufacturer
AMD [Advanced Micro Devices]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ELANSC310-33KC
Manufacturer:
AMD
Quantity:
20 000
Part Number:
ELANSC31025VC
Manufacturer:
HITACHI
Quantity:
4 960
Part Number:
ELANSC31033VC
Manufacturer:
AMD
Quantity:
6 213
one page is spread across both DRAM banks. Both
DRAM modes use standard Fast Page mode DRAMs.
The memory controller operation is synchronous with
respect to the CPU. This ensures maximum perfor-
mance for all transfers to local memory. The clock
stretching implemented by the clock generation cir-
cuitry works to reduce synchronous logic power con-
sumption.
As shown in Table 12, the two DRAM operating modes
are defined by the MOD field in the Memory Configura-
tion Register, Index 66h, bit 0.
The ÉlanSC310 microcontroller defaults to a DRAM in-
terface. The SRAM mode is selected via bit 0 of the
Miscellaneous 6 Register Index 70h. The memory con-
troller provides for a direct connection of two 16-bit
banks supporting up to 16 Mbyte of DRAM, utilizing in-
dustry standard modules. The ÉlanSC310 microcon-
troller shares the DRAM address lines MA0–MA11 with
Notes:
1. SRAM configuration is supported. Bit 7 of Index Register B4h must be cleared. Setting MS2–MS0 of Index 66h as specified in
See Table 15 and Table 16 for the DRAM address multiplexing schemes for normal page mode and Enhanced Page mode, re-
spectively.
MOD0 (Index 66h, bit 0)
Total DRAM/SRAM
the table selects the SRAM bank sizes.
16 Mbyte
512 Kbyte
512 Kbyte
1 Mbyte
2 Mbyte
2 Mbyte
4 Mbyte
8 Mbyte
1 Mbyte
1 Mbyte
2 Mbyte
4 Mbyte
Table 12. DRAM Mode Selection
Size
0
1
1
1
1
1
1
1
1 1 Mbyte x 16 bits
1 1 Mbyte x 16 bits
4 1 Mbyte x 4 bits,
4 4 M
4 4 M
4 1 Mbyte x 4 bits
1 256K x 16 bits
1 256K x 16 bits
Bank 0 DRAMs
4 256 K x 4 bits
2 512 K x 8 bits
2 512 K x 8 bits
4 256K x 4 bits
Page mode
Enhanced Page mode
byte
byte
Table 14. Supported DRAM/SRAM Configuration
x 4 bits
x 4 bits
Élan™SC310 Microcontroller Data Sheet
(16-Bit Wide Only)
Function
Bank Sizes
P R E L I M I N A R Y
1 1 M
4 1 M
4 4 M
Bank 1 DRAMs
4 256 K x 4 bits
2 512 K x 8 bits
1 256K x 4 bits
byte
byte
byte
x 16 bits
x 4 bits
x 4 bits
the upper system address lines SA12–SA23 to reduce
pin count. This signal sharing is shown in Table 13.
The ÉlanSC310 microcontroller also shares the DRAM
data bus with the system data bus on the D15–D0 pins.
In a typical system, an SD bus is created with an exter-
nal x 16 bit buffer or level translator to isolate the
DRAM data bus from the rest of the system. Refer to
the Typical System Block Diagram, Figure 7 on page
55 of this data sheet. The DRAM configurations are
supported as shown in Table 14. The bank size infor-
mation in the table also applies when system memory
is configured as SRAM; however, SRAM uses a differ-
ent addressing scheme than DRAM and shares the
same address lines as the ISA bus. Chapter 2 in the
Élan
ence Manual , order #20665, contains more informa-
tion. Note that the configurations that use 512 Kbyte x
8 bit and 1 Mbyte x 16 bit DRAMs employ asymmetrical
addressing. Table 15 and Table 16 show the relation-
ship of the CPU address mapped to the DRAM mem-
ory.
TM
Table 13. MA and SA Signal Pin Sharing
System Address
SC310 Microcontroller Programmer’s Refer-
Bit 7
SA23–SA14
Index B1h
0
0
0
0
x
x
x
1
x
1
x
x
SA13
SA12
Bit 6
0
0
1
1
x
x
x
0
x
1
x
x
Index
Bit 7
B4h
1
1
1
1
0
0
0
1
0
1
0
0
DRAM Memory Address
MS2
Bit 4
0
0
0
1
1
1
x
x
x
x
x
x
Index Reg. 66h
MA9–MA0
MA10
MA11
Bit 3
MS1
0
1
1
0
0
1
x
x
x
x
x
x
Bit 2
MS0
x
x
x
x
1
0
1
x
0
x
1
0
39

Related parts for ELANSC310