HYS64D32000HDL QIMONDA [Qimonda AG], HYS64D32000HDL Datasheet - Page 21

no-image

HYS64D32000HDL

Manufacturer Part Number
HYS64D32000HDL
Description
200-Pin Small-Outline Dual-In-Line Memory Modules
Manufacturer
QIMONDA [Qimonda AG]
Datasheet
1) 0 °C ≤ T
2) Input slew rate ≥ 1 V/ns for DDR400, DDR333
3) The CK/CK input reference level (for timing reference to CK/CK) is the point at which CK and CK cross: the input reference level for signals
4) Inputs are not recognized as valid until V
5) The Output timing reference level, as measured at the timing reference point indicated in AC Characteristics (note 3) is V
6) For each of the terms, if not already an integer, round to the next highest integer. t
7) t
Rev. 1.11, 2006-09
03292006-428D-USV0
Parameter
Address and control input setup
time
Data-out low-impedance time
from CK/CK
Mode register set command
cycle time
DQ/DQS output hold time
Data hold skew factor
Active to Autoprecharge delay
Active to Precharge command
Active to Active/Auto-refresh
command period
Active to Read or Write delay
Average Periodic Refresh
Interval
Auto-refresh to Active/Auto-
refresh command period
Precharge command period
Read preamble
Read postamble
Active bank A to Active bank B
command
Write preamble
Write preamble setup time
Write postamble
Write recovery time
Internal write to read command
delay
Exit self-refresh to non-read
command
Exit self-refresh to read
command
other than CK/CK, is V
voltage level, but specify when the device is no longer driving (HZ), or begins driving (LZ).
HZ
and t
A
LZ
≤ 70 °C; V
transitions occur in the same access time windows as valid data transitions. These parameters are not referred to a specific
DDQ
REF
= 2.5 V ± 0.2 V, V
. CK/CK slew rate are ≥ 1.0 V/ns.
Symbol
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
IS
LZ
MRD
QH
QHS
RAP
RAS
RC
RCD
REFI
RFC
RP
RPRE
RPST
RRD
WPRE
WPRES
WPST
WR
WTR
XSNR
XSRD
REF
DD
stabilizes.
= +2.5 V ± 0.2 V (DDR333);
–5
0.6
0.7
–0.7
2
t
t
40
55
15
65
15
0.9
0.40
10
0.25
0
0.40
15
2
75
200
DDR400B
Min.
HP
RCD
–t
QHS
23
Max.
+0.7
+0.50
70E+3
7.8
1.1
0.60
0.60
DDQ
= 2.6 V ± 0.1 V,
–6
DDR333
Min.
0.75
0.8
2
t
t
42
60
18
72
18
0.40
12
0.25
0
0.40
15
1
75
200
–0.7
0.9
HP
RCD
CK
–t
is equal to the actual system clock cycle time.
QHS
HYS64D[32/64][000/020]HDL–[5/6]–C
Small-Outline DDR SDRAM Modules
DD
= +2.6 V ± 0.1 V (DDR400)
Max.
+0.7
+0.50
70E+3
7.8
1.1
0.60
0.60
Unit Note/ Test
ns
ns
ns
t
ns
ns
ns
ns
ns
ns
µs
ns
ns
t
t
ns
t
ns
t
ns
t
ns
t
CK
CK
CK
CK
CK
CK
CK
Internet Data Sheet
Condition
fast slew rate
3)4)5)6)8)
slow slew rate
3)4)5)6)8)
2)3)4)5)7)
2)3)4)5)
2)3)4)5)
TFBGA
2)3)4)5)
2)3)4)5)
2)3)4)5)
2)3)4)5)
2)3)4)5)10)
2)3)4)5)
2)3)4)5)
2)3)4)5)
2)3)4)5)
2)3)4)5)
2)3)4)5)
2)3)4)5)11)
2)3)4)5)12)
2)3)4)5)
2)3)4)5)
2)3)4)5)
2)3)4)5)
TT
.
2)3)4)5)
1)

Related parts for HYS64D32000HDL