24LC21A-IP MicrochipTechnology, 24LC21A-IP Datasheet - Page 11

no-image

24LC21A-IP

Manufacturer Part Number
24LC21A-IP
Description
1K2.5VDualModeI2CSerialEEPROM
Manufacturer
MicrochipTechnology
Datasheet
7.0
Read operations are initiated in the same way as write
operations with the exception that the R/W bit of the
slave address is set to one. There are three basic types
of read operations: current address read, random read
and sequential read.
7.1
The 24LC21A contains an address counter that
maintains the address of the last word accessed,
internally incremented by one. Therefore, if the
previous access (either a read or write operation) was
to address n, the next current address read operation
would access data from address n + 1. Upon receipt of
the slave address with R/W bit set to one, the 24LC21A
issues an acknowledge and transmits the eight bit data
word. The master will not acknowledge the transfer but
does generate a stop condition and the 24LC21A
discontinues transmission (Figure 7-1).
FIGURE 7-1:
FIGURE 7-2:
BUS ACTIVITY
MASTER
SDA LINE
BUS ACTIVITY
1996 Microchip Technology Inc.
BUS ACTIVITY
BUS ACTIVITY
READ OPERATION
Current Address Read
SDA LINE
MASTER
S
T
A
R
T
S
CURRENT ADDRESS READ
RANDOM READ
1 0 1 0 0 0 0 1
CONTROL
S
T
A
R
T
S
BYTE
1 0 1 0 0 0 0 0
CONTROL
BYTE
A
C
K
DATA n
A
C
K
ADDRESS (n)
N
O
C
A
K
Preliminary
WORD
S
T
O
P
P
7.2
Random read operations allow the master to access
any memory location in a random manner. To perform
this type of read operation, first the word address must
be set. This is done by sending the word address to the
24LC21A as part of a write operation. After the word
address is sent, the master generates a start condition
following the acknowledge. This terminates the write
operation, but not before the internal address pointer is
set. Then the master issues the control byte again but
with the R/W bit set to a one. The 24LC21A will then
issue an acknowledge and transmits the 8-bit data
word. The master will not acknowledge the transfer but
does generate a stop condition and the 24LC21A
discontinues transmission (Figure 7-2).
7.3
Sequential reads are initiated in the same way as a
random read except that after the 24LC21A transmits
the first data byte, the master issues an acknowledge
as opposed to a stop condition in a random read. This
directs the 24LC21A to transmit the next sequentially
addressed 8-bit word (Figure 7-3).
To provide sequential reads the 24LC21A contains an
internal address pointer which is incremented by one at
the completion of each operation. This address pointer
allows the entire memory contents to be serially read
during one operation.
7.4
The 24LC21A employs a V
which disables the internal erase/write logic if the V
is below 1.5 volts at nominal conditions.
The SDA, SCL and VCLK inputs have Schmitt trigger
and filter circuits which suppress noise spikes to assure
proper device operation even on a noisy bus.
A
C
K
S
T
A
R
T
S
1
0
Random Read
Sequential Read
Noise Protection
CONTROL
1
BYTE
0
0
0
0
1
A
C
K
CC
threshold detector circuit
24LC21A
DATA n
DS21160B-page 11
O
N
A
C
K
S
T
O
P
P
CC

Related parts for 24LC21A-IP