DS89C420 Dallas Semiconducotr, DS89C420 Datasheet - Page 4

no-image

DS89C420

Manufacturer Part Number
DS89C420
Description
Ultra-High-Speed Microcontroller
Manufacturer
Dallas Semiconducotr
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DS89C420-ECL
Manufacturer:
Maxim Integrated
Quantity:
10 000
Part Number:
DS89C420-ECS
Manufacturer:
Maxim Integrated
Quantity:
10 000
Part Number:
DS89C420-ENG
Manufacturer:
Maxim Integrated
Quantity:
10 000
Part Number:
DS89C420-MNL
Quantity:
1 000
Part Number:
DS89C420-MNR
Manufacturer:
DALLAS
Quantity:
20 000
Part Number:
DS89C420-QCL
Manufacturer:
PHI
Quantity:
6 217
Part Number:
DS89C420-QCL
Manufacturer:
Maxim Integrated
Quantity:
10 000
Part Number:
DS89C420-QES
Manufacturer:
DALLAS
Quantity:
20 000
Part Number:
DS89C420-QNL
Manufacturer:
DALLAS
Quantity:
20 000
Part Number:
DS89C420MNL
Manufacturer:
DALLAS
Quantity:
20 000
Part Number:
DS89C420QCS
Manufacturer:
DALLAS
Quantity:
20 000
Table 1. Pin Description
DIP
40
20
19
18
29
30
39
38
37
36
35
34
33
32
9
1, 22, 23,
PLCC
PIN
12, 44
34
10
21
20
32
33
43
42
41
40
39
38
37
36
TQFP
16, 17,
28, 39
6, 38
15
14
26
27
37
36
35
34
33
32
31
30
4
ALE/
P0.0 (AD0)
P0.1 (AD1)
P0.2 (AD2)
P0.3 (AD3)
P0.4 (AD4)
P0.5 (AD5)
P0.6 (AD6)
P0.7 (AD7)
NAME
XTAL1
XTAL2
PSEN
GND
RST
V
PROG
CC
V
GND. Logic Ground
External Reset. The RST input pin is bidirectional and contains
a Schmitt trigger to recognize external active-high reset inputs.
The pin also employs an internal pulldown resistor to allow for a
combination of wire OR’d external reset sources. An RC is not
required for power-up, since the device provides this function
internally.
XTAL1, XTAL2. The crystal oscillator pins XTAL1 and
XTAL2 provide support for fundamental mode parallel resonant,
AT cut crystals. XTAL1 also acts as an input if there is an
external clock source in place of a crystal. XTAL2 serves as the
output of the crystal amplifier.
Program Store Enable. This signal is commonly connected to
optional external program memory as a chip enable.
provides an active-low pulse and is driven high when external
program memory is not being accessed. In 1-cycle page mode 1,
Address Latch Enable. Functions as a clock to latch the
external address LSB from the multiplexed address/data bus on
Port 0. This signal is commonly connected to the latch enable of
an external 373 family transparent latch. In default mode, ALE
has a pulse width of 1.5 XTAL1 cycles and a period of four
XTAL1 cycles. In page mode, the ALE pulse width is altered
according to the page mode selection. In traditional 8051 mode,
ALE is high when using the EMI reduction mode and during a
reset condition. ALE can be enabled by writing ALEON = 1
(PMR.2). Note that ALE operates independently of ALEON
during external memory accesses. As an alternate mode, this pin
(
Port 0 (AD0–7), I/O. Port 0 is an open-drain 8-bit, bidirectional
I/O port. As an alternate function, Port 0 can function as the
multiplexed address/data bus to access off-chip memory. During
the time when ALE is high, the LSB of a memory address is
presented. When ALE falls to a logic 0, the port transitions to a
bidirectional data bus. This bus is used to read external program
memory and read/write external RAM or peripherals. When
used as a memory bus, the port provides weak pullups for logic
1 outputs. The reset condition of Port 0 is three-state. Pullup
resistors are required when using Port 0 as an I/O port.
PSEN
PROG
4 of 59
CC
- +5V
remains low for consecutive page hits.
) is used to execute the parallel program function.
FUNCTION
PSEN

Related parts for DS89C420