X28HC256D-90 INTERSIL [Intersil Corporation], X28HC256D-90 Datasheet - Page 4

no-image

X28HC256D-90

Manufacturer Part Number
X28HC256D-90
Description
5V, Byte Alterable EEPROM
Manufacturer
INTERSIL [Intersil Corporation]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
X28HC256D-90
Manufacturer:
CYP
Quantity:
900
Pinouts
Pin Descriptions
Addresses (A
The Address inputs select an 8-bit memory location during a
read or write operation.
Chip Enable (CE)
The Chip Enable input must be LOW to enable all read/write
operations. When CE is HIGH, power consumption is
reduced.
Output Enable (OE)
The Output Enable input controls the data output buffers,
and is used to initiate read operations.
Data In/Data Out (I/O
Data is written to or read from the X28HC256 through the I/O
pins.
Write Enable (WE)
The Write Enable input controls the writing of data to the
X28HC256.
(28 LD CERDIP, FLATPACK, PDIP, SOIC)
V
A
A
I/O
I/O
I/O
A
A
A
A
A
A
A
A
SS
14
12
7
6
5
4
3
2
1
0
0
1
2
1
2
3
4
5
6
7
8
9
10
11
12
13
14
X28HC256
TOP VIEW
0
X28HC256
to A
14
0
28
27
26
25
24
23
22
21
20
19
18
17
16
15
)
to I/O
4
V
WE
A
A
A
A
OE
A
CE
I/O
I/O
I/O
I/O
I/O
CC
13
8
9
11
10
7
6
5
4
3
7
)
I/O
NC
A
A
A
A
A
A
A
6
5
4
3
2
1
0
0
X28HC256
5
6
7
8
9
10
11
12
13
(32 LD PLCC, LCC)
14 15 16 17 18 19 20
4 3 2 1 32 31 30
X28HC256
TOP VIEW
X28HC256
29
28
27
26
25
24
23
22
21
A
A
A
NC
OE
A
CE
I/O
I/O
8
9
11
10
7
6
12
11
9
7
5
4
I/O
I/O
A
A
A
A
1
3
5
6
1
0
BOTTOM VIEW
13
10
8
6
2
3
(28 LD PGA)
I/O
A
A
A
A
A
X28HC256
0
2
4
12
7
X28HC256
2
15
14
28
1
I/O
V
V
A
SS
CC
14
3
17
16
20
22
24
27
I/O
I/O
CE
OE
A
WE
9
5
4
18
19
21
23
25
26
I/O
I/O
A
A
A
A
10
8
11
13
6
7
May 7, 2007
FN8108.2

Related parts for X28HC256D-90