A2505PM-F AMICC [AMIC Technology], A2505PM-F Datasheet - Page 20

no-image

A2505PM-F

Manufacturer Part Number
A2505PM-F
Description
16 Mbit, Low Voltage, Serial Flash Memory With 85MHz SPI Bus Interface
Manufacturer
AMICC [AMIC Technology]
Datasheet
Sector Erase (SE)
The Sector Erase (SE) instruction sets all bits to 1 (FFh).
Before it can be accepted, a Write Enable (WREN)
instruction must previously have been executed. After the
Write Enable (WREN) instruction has been decoded, the
device sets the Write Enable Latch (WEL).
The Sector Erase (SE) instruction is entered by driving Chip
Select (
Data Input (DIO). Chip Select (
entire duration of the sequence.
The instruction sequence is shown in Figure 13. Chip Select
(
code has been latched in, otherwise the Sector Erase
Figure 13. Sector Erase (SE) Instruction Sequence
PRELIMINARY
S
) must be driven High after the eighth bit of the instruction
S
) Low, followed by the instruction code on Serial
(April, 2007, Version 0.6)
DIO
Notes: Address bits A23 to A21 are Don’t Care.
S
C
S
) must be driven Low for the
0 1
2 3 4
Instruction
5 6
19
instruction is not executed. As soon as Chip Select (
driven High, the self-timed Sector Erase cycle (whose
duration is t
progress, the Status Register may be read to check the value
of the Write In Progress (WIP) bit. The Write In Progress
(WIP) bit is 1 during the self-timed Sector Erase cycle, and is
0 when it is completed. At some unspecified time before the
cycle is completed, the Write Enable Latch (WEL) bit is reset.
The Sector Erase (SE) instruction is executed only if all
Block Protect (BP2, BP1, BP0) bits are 0. The Sector
Erase (SE) instruction is ignored if one, or more, sectors
are protected.
7
MSB
23
23
8
22 21
9
24-Bit Address
10
BE
) is initiated. While the Sector Erase cycle is in
3 2 1
28 29 30 31
AMIC Technology Corp.
0 0
A25L16P Series
S
) is

Related parts for A2505PM-F