am79c961 Advanced Micro Devices, am79c961 Datasheet - Page 51

no-image

am79c961

Manufacturer Part Number
am79c961
Description
Pcnettm-isa Jumperless Single-chip Ethernet Controller For Isa
Manufacturer
Advanced Micro Devices
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
am79c961AKC
Manufacturer:
AMD
Quantity:
220
Part Number:
am79c961AKC
Manufacturer:
LT
Quantity:
47
Part Number:
am79c961AKC
Manufacturer:
AMD
Quantity:
1 000
Part Number:
am79c961AKC
Manufacturer:
AMD
Quantity:
20 000
Company:
Part Number:
am79c961AKC/W
Quantity:
15
Part Number:
am79c961AKIW
Manufacturer:
AMD
Quantity:
20 000
Part Number:
am79c961AVC
Manufacturer:
AMD
Quantity:
1 831
Part Number:
am79c961AVC/W
Manufacturer:
RENES
Quantity:
2 147
TMD1 and TMD0 of the current TDTE at periodic polling
intervals. All information collected during polling activity
will be stored internally in the appropriate CSRs. (i.e.
CSR18–19, CSR40, CSR20–21, CSR42, CSR50,
CSR52). Unowned descriptor status will be internally
ignored.
A typical receive poll occurs under the following
conditions:
1) PCnet-ISA
or
2) PCnet-ISA
If RXON = 0, the PCnet-ISA+ controller will never poll
RDTE locations.
If RXON = 1, the system should always have at least one
RDTE available for the possibility of a receive event.
When there is only one RDTE, there is no polling for next
RDTE.
A typical transmit poll occurs under the following
conditions:
1) PCnet-ISA
or
2) PCnet-ISA
or
3) PCnet-ISA
The poll time interval is nominally defined as 32,768
crystal clock periods, or 1.6 ms. However, the poll time
register is controlled internally by microcode, so any
other microcode controlled operation will interrupt the
incrementing of the poll count register. For example,
when a receive packet is accepted by the PCnet-ISA
controller, the device suspends execution of the poll-
time-incrementing microcode so that a receive
microcode routine may instead be executed. Poll-time-
incrementing code is resumed when the receive
operation has completely finished. Note, however, that
following the completion of any receive or transmit op-
eration, a poll operation will always be performed. The
of the current RDTE and
the poll time has elapsed and
RXON = 1,
of the next RDTE and
the poll time has elapsed and
RXON = 1,
of the current TDTE and
DPOLL = 0 and
TXON = 1 and
the poll time has elapsed,
of the current TDTE and
DPOLL = 0 and
TXON = 1 and
a packet has just been received,
of the current TDTE and
DPOLL = 0 and
TXON = 1 and
a packet has just been transmitted.
+
+
+
+
+
controller does not possess ownership
controller does not possess ownership
controller does not possess ownership
controller does not possess ownership
controller does not possess ownership
P R E L I M I N A R Y
Am79C961
+
poll time count register is never reset. Note that if a non-
default is desired, then a strict sequence of setting the
INIT bit in CSR0, waiting for the IDON bit in CSR0, then
writing to CSR47, and then setting STRT in CSR0 must
be observed, otherwise the default value will not be
overwritten. See the CSR47 section for details.
Setting the TDMD bit of CSR0 will cause the microcode
controller to exit the poll counting code and immediately
perform a polling operation. If RDTE ownership has not
been previously established, then an RDTE poll will be
performed ahead of the TDTE poll.
Transmit Descriptor Table Entry (TDTE)
If, after a TDTE access, the PCnet-ISA+ controller finds
that the OWN bit of that TDTE is not set, then the
PCnet-ISA
reexamines the same TDTE at the next expiration of the
poll time count.
If the OWN bit of the TDTE is set, but STP = 0, the
PCnet-ISA
in order to reset the OWN bit of this descriptor; this con-
dition would normally be found following a LCOL or
RETRY error that occurred in the middle of a transmit
packet chain of buffers. After resetting the OWN bit of
this descriptor, the PCnet-ISA
mediately request the bus in order to access the next
TDTE location in the ring.
If the OWN bit is set and the buffer length is 0, the OWN
bit will be reset. In the LANCE the buffer length of 0 is
interpreted as a 4096-byte buffer. It is acceptable to
have a 0 length buffer on transmit with STP = 1 or STP =
1 and ENP = 1. It is not acceptable to have 0 length
buffer with STP = 0 and ENP = 1.
If the OWN bit is set and the start of packet (STP) bit is
set, then microcode control proceeds to a routine that
will enable transmit data transfers to the FIFO.
If the transmit buffers are data chained (ENP=0 in the
first buffer), then the PCnet-ISA
ahead to the next transmit descriptor after it has
performed at least one transmit data transfer from the
first buffer. More than one transmit data transfer may
possibly take place, depending upon the state of the
transmitter. The transmit descriptor lookahead reads
TMD0 first and TMD1 second. The contents of TMD0
and TMD1 will be stored in Next TX Descriptor Address
(CSR32), Next TX Byte Count (CSR66) and Next TX
Status (CSR67) regardless of the state of the OWN bit.
This transmit descriptor lookahead operation is per-
formed only once.
If the PCnet-ISA
(i.e. the second TDTE for this packet), then it will com-
plete transmission of the current buffer and then update
the status of the current (first) TDTE with the BUFF and
UFLO bits being set. This will cause the transmitter to be
disabled (CSR0, TXON=0). The PCnet-ISA+ controller
will have to be restarted to restore the transmit function.
The situation that matches this description implies that
the system has not been able to stay ahead of the
+
+
controller resumes the poll time count and
controller will immediately request the bus
+
controller does not own the next TDTE
+
controller will again im-
+
controller will look
AMD
1-525

Related parts for am79c961