afs600 Actel Corporation, afs600 Datasheet - Page 135

no-image

afs600

Manufacturer Part Number
afs600
Description
Actel Fusion Programmable System Chips Mixed-signal Family With Optional Arm Support
Manufacturer
Actel Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AFS600
Manufacturer:
ACTEI
Quantity:
6
Part Number:
afs600-1FG256
Manufacturer:
Microsemi SoC
Quantity:
10 000
Part Number:
afs600-1FG256I
Manufacturer:
Microsemi SoC
Quantity:
10 000
Part Number:
afs600-1FG256K
Manufacturer:
Microsemi SoC
Quantity:
10 000
Part Number:
afs600-1FG484
Manufacturer:
Microsemi SoC
Quantity:
10 000
Part Number:
afs600-1FG484I
Manufacturer:
Microsemi SoC
Quantity:
10 000
Features Supported on Pro I/Os
Table 2-69
Table 2-69 • Fusion Pro I/O Features
Feature
Single-ended and voltage-referenced
transmitter features
Single-ended receiver features
Voltage-referenced differential receiver
features
CMOS-style LVDS, BLVDS, M-LVDS, or LVPECL
transmitter
LVDS/LVPECL differential receiver features
lists all features supported by transmitter/receiver for single-ended and differential I/Os.
Hot insertion in every mode except PCI or 5 V input tolerant (these modes use
clamp diodes and do not allow hot insertion)
Activation of hot insertion (disabling the clamp diode) is selectable by I/Os.
Weak pull-up and pull-down
Two slew rates
Skew between output buffer enable/disable time: 2 ns delay (rising edge) and
0 ns delay (falling edge); see
Disable Time" on page 2-134
Five drive strengths
5 V–tolerant receiver
LVTTL/LVCMOS 3.3 V outputs compatible with 5 V TTL inputs
ance" section on page
High performance
Schmitt trigger option
ESD protection
Programmable delay: 0 ns if bypassed, 0.625 ns with '000' setting, 6.575 ns with
'111' setting, 0.85-ns intermediate delay increments (at 25°C, 1.5 V)
High performance
Separate ground planes, GND/GNDQ, for input buffers only to avoid output-
induced noise in the input circuitry
Programmable Delay: 0 ns if bypassed, 0.625 ns with '000' setting, 6.575 ns
with '111' setting, 0.85-ns intermediate delay increments (at 25°C, 1.5 V)
High performance
Separate ground planes, GND/GNDQ, for input buffers only to avoid output-
induced noise in the input circuitry
Two I/Os and external resistors are used to provide a CMOS-style LVDS, BLVDS,
M-LVDS, or LVPECL transmitter solution.
Activation of hot insertion (disabling the clamp diode) is selectable by I/Os.
Weak pull-up and pull-down
Fast slew rate
ESD protection
High performance
Programmable delay: 0.625 ns with '000' setting, 6.575 ns with '111' setting,
0.85-ns intermediate delay increments (at 25°C, 1.5 V)
Separate input buffer ground and power planes to avoid output-induced noise in
the input circuitry
A d v an c ed v1 . 4
(Table 2-73 on page
(Table 2-73 on page
(Table 2-73 on page
(Table 2-73 on page
("5 V Input Tolerance" section on page
2-132)
"Selectable Skew between Output Buffer Enable/
for more information
Description
Actel Fusion Programmable System Chips
2-128)
2-128)
2-128)
2-128)
2-129)
("5 V Output Toler-
2-121

Related parts for afs600