xr16l651im Exar Corporation, xr16l651im Datasheet - Page 3

no-image

xr16l651im

Manufacturer Part Number
xr16l651im
Description
2.25v To 5.5v Uart With 32-byte Fifo
Manufacturer
Exar Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
xr16l651im-F
Manufacturer:
Exar Corporation
Quantity:
10 000
áç
áç
áç
áç
REV. 1.3.0
PIN DESCRIPTIONS
16 (Intel) or 68 (Motorola) MODE DATA BUS INTERFACE. The PCMODE# pin is connected to VCC.
(R/W#)
N
IOW#
IOR#
IOW
IOR
A2
A1
A0
D7
D6
D5
D4
D3
D2
D1
D0
AME
P
26
27
28
48
47
46
45
44
19
20
16
17
IN
4
3
2
#
T
YPE
IO
I
I
I
I
I
Address bus lines [2:0]
A2:A0 selects internal UART’s configuration registers.
Data bus lines [7:0] (bidirectional)
Input/Output Read (active low)
When IM# pin is at logic 0, it selects Intel bus interface and this input is read
strobe (active low). The falling edge instigates an internal read cycle and
retrieves the data byte from an internal register pointed by the address lines
[A2:A0], places it on the data bus to allow the host processor to read it on the
leading edge. When IM# pin is at logic 1, it selects Motorola bus interface and
the IOR# input is not used and it should be connected to GND to minimize
supply current. Its function is the same as IOR, except it is active low. Either
an active IOR# or IOR is required to transfer data from 651 to CPU during a
read operation. If this input is unused in the Intel bus mode (IM# pin is at
logic 0), it should be connected to VCC to minimize supply current.
Input/Output Read (active high)
Same as IOR# but active high. When IM# pin is at logic 1 for Motorola bus
mode, this pin is not used and should be connected to GND to minimize sup-
ply current. If this input is unused in the Intel bus mode (IM# pin is at logic 0),
it should be connected to GND to minimize supply current.
Input/Output Write (active low) - Intel bus mode
When IM# pin is at logic 0, it selects the Intel bus interface and this input
becomes the write strobe (active low). The falling edge instigates the internal
write cycle and the trailing edge transfers the data byte on the data bus to an
internal register pointed by the address lines [A2:A0]. Its function is the same
as IOW, except it is active low. Either an active IOW# or IOW is required to
transfer data from 651 to the Intel type CPU during a write operation. If this
input is unused (in the Intel bus mode), it should be connected to VCC to min-
imize supply current.
Read/Write Strobe - Motorola bus mode
When IM# pin is at logic 1, it selects Motorola bus interface and this input
becomes R/W# signal for read (logic 1) and write (logic 0).
Input/Output Write (active high)
Same as IOW# but active high. When IM# pin is at logic 1 for Motorola bus
mode, this pin must be connected to GND to allow IOW# input to function cor-
rectly. If this input is unused in the Intel bus mode (IM# pin is at logic 0), it
should be connected to GND to minimize supply current.
3
2.25V TO 5.5V UART WITH 32-BYTE FIFO
D
ESCRIPTION
XR16L651

Related parts for xr16l651im