W134 Cypress Semiconductor Corp., W134 Datasheet - Page 3

no-image

W134

Manufacturer Part Number
W134
Description
400 MHZ DRCG
Manufacturer
Cypress Semiconductor Corp.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
W1342
Manufacturer:
EPCOS/爱普科斯
Quantity:
20 000
Part Number:
W13462AB
Manufacturer:
CY
Quantity:
5 914
Part Number:
W134KH
Manufacturer:
TOKIN
Quantity:
848
Part Number:
W134M
Manufacturer:
CYPRESS
Quantity:
20 000
Part Number:
W134MH
Quantity:
12
Part Number:
W134MH
Manufacturer:
CY
Quantity:
115
Part Number:
W134MH
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
Part Number:
W134MHT
Manufacturer:
JRC
Quantity:
234
Part Number:
W134MHT
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
Part Number:
W134SH
Manufacturer:
CYP
Quantity:
20 000
DDLL System Architecture and Gear Ratio Logic
Figure 1 shows the Distributed Delay Lock Loop (DDLL) sys-
tem architecture, including the main system clock source, the
Direct Rambus clock generator (DRCG), and the core logic
that contains the Rambus Access Cell (RAC), the Rambus
Memory Controller (RMC), and the Gear Ratio Logic. (This
diagram abstractly represents the differential clocks as a sin-
gle Busclk wire.)
The purpose of the DDLL is to frequency-lock and phase-align
the core logic and Rambus clocks (Pclk and Synclk) at the
RMC/RAC boundary in order to allow data transfers without
incurring additional latency. In the DDLL architecture, a PLL is
used to generate the desired Busclk frequency, while a distrib-
uted loop forms a DLL to align the phase of Pclk and Synclk at
the RMC/RAC boundary.
The main clock source drives the system clock (Pclk) to the
core logic, and also drives the reference clock (Refclk) to the
DRCG. For typical Intel architecture platforms, Refclk will be
half the CPU front side bus frequency. A PLL inside the DRCG
multiplies Refclk to generate the desired frequency for Busclk,
and Busclk is driven through a terminated transmission line
(Rambus Channel). At the mid-point of the channel, the RAC
senses Busclk using its own DLL for clock alignment, followed
by a fixed divide-by-4 that generates Synclk.
Pclk is the clock used in the memory controller (RMC) in the
core logic, and Synclk is the clock used at the core logic inter-
Document #: 38-07426 Rev. **
Pclk/M =
Synclk/N
Pclk
Synclk
W133
W158
W159
W161
W167
CY2210
RMC
Pclk
Figure 1. DDLL System Architecture
Refclk
Figure 2. Gear Ratio Timing Diagram
W134M/W134S
PLL
M
Gear
Ratio
Logic
N
Phase
Align
D
Synclk
face of the RAC. The DDLL together with the Gear Ratio Logic
enables users to exchange data directly from the Pclk domain
to the Synclk domain without incurring additional latency for
synchronization. In general, Pclk and Synclk can be of different
frequencies, so the Gear Ratio Logic must select the appropri-
ate M and N dividers such that the frequencies of Pclk/M and
Synclk/N
Pclk = 133 MHz, Synclk = 100 MHz, and M = 4 while N = 3,
giving Pclk/M = Synclk/N = 33 MHz. This example of the clock
waveforms with the Gear Ratio Logic is shown in Figure 2.
The output clocks from the Gear Ratio Logic, Pclk/M, and
Synclk/N, are output from the core logic and routed to the
DRCG Phase Detector inputs. The routing of Pclk/M and Syn-
clk/N must be matched in the core logic as well as on the
board.
After comparing the phase of Pclk/M vs. Synclk/N, the DRCG
Phase Detector drives a phase aligner that adjusts the phase
of the DRCG output clock, Busclk. Since everything else in the
distributed loop is fixed delay, adjusting Busclk adjusts the
phase of Synclk and thus the phase of Synclk/N. In this man-
ner the distributed loop adjusts the phase of Synclk/N to match
that of Pclk/M, nulling the phase error at the input of the DRCG
Phase Detector. When the clocks are aligned, data can be
exchanged directly from the Pclk domain to the Synclk domain.
Table 1 shows the combinations of Pclk and Busclk frequen-
cies of greatest interest, organized by Gear Ratio.
4
DLL
are
RAC
Busclk
equal.
In
one
W134M/W134S
interesting
Page 3 of 13
example,

Related parts for W134