uja1079tw/5v0/wd NXP Semiconductors, uja1079tw/5v0/wd Datasheet - Page 11

no-image

uja1079tw/5v0/wd

Manufacturer Part Number
uja1079tw/5v0/wd
Description
Lin Core System Basis Chip
Manufacturer
NXP Semiconductors
Datasheet
NXP Semiconductors
UJA1079_1
Product data sheet
Fig 4.
SDO
SCS
SCK
SPI timing protocol
SDI
6.2.2 Register map
floating
X
The first three bits (A2, A1 and A0) of the message header define the register address.
The fourth bit (RO) defines the selected register as read/write or read only.
Table 3.
Address bits 15, 14 and 13
000
001
010
011
X
sampled
01
MSB
MSB
Register map
02
14
14
Rev. 01 — 1 December 2009
03
13
13
Write access bit 12 = 0
0 = read/write, 1 = read only
0 = read/write, 1 = read only
0 = read/write, 1 = read only
0 = read/write, 1 = read only
04
12
12
15
01
01
Read/Write access bits 11... 0
WD_and_Status register
Mode_Control register
Int_Control register
Int_Status register
LIN core system basis chip
16
LSB
LSB
UJA1079
© NXP B.V. 2009. All rights reserved.
floating
mce634
X
11 of 44

Related parts for uja1079tw/5v0/wd