isp1761 NXP Semiconductors, isp1761 Datasheet - Page 124

no-image

isp1761

Manufacturer Part Number
isp1761
Description
Hi-speed Universal Serial Bus On-the-go Controller
Manufacturer
NXP Semiconductors
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
isp1761BE
Manufacturer:
ST
0
Part Number:
isp1761BE
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Company:
Part Number:
isp1761BE
Quantity:
56
Company:
Part Number:
isp1761BE
Quantity:
1 000
Part Number:
isp1761BE-S
Manufacturer:
ST-Ericsson Inc
Quantity:
10 000
Part Number:
isp1761BEGE
Manufacturer:
ST-Ericsson Inc
Quantity:
10 000
Part Number:
isp1761BEUM
Manufacturer:
ST-Ericsson Inc
Quantity:
10 000
Part Number:
isp1761ET
Manufacturer:
NXP
Quantity:
853
Part Number:
isp1761ET
Manufacturer:
ST
0
Part Number:
isp1761ET
Manufacturer:
PHILIPS/飞利浦
Quantity:
20 000
NXP Semiconductors
[1]
ISP1761_4
Product data sheet
Bit
Symbol
Reset
Bus reset
Access
The reserved bits should always be written with the reset value.
VBUS
R/W
7
0
0
Table 142. DcInterrupt - Device Controller Interrupt register (address 0218h) bit
Bit
31 to 26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
DMA
R/W
6
0
0
description
Symbol
-
EP7TX
EP7RX
EP6TX
EP6RX
EP5TX
EP5RX
EP4TX
EP4RX
EP3TX
EP3RX
EP2TX
EP2RX
EP1TX
EP1RX
EP0TX
EP0RX
-
EP0SETUP
VBUS
DMA
HS_STAT
RESUME
SUSP
PSOF
SOF
BRESET
HS_STAT
R/W
5
0
0
Rev. 04 — 5 March 2007
Description
reserved
Logic 1 indicates the endpoint 7 TX buffer as interrupt source.
Logic 1 indicates the endpoint 7 RX buffer as interrupt source.
Logic 1 indicates the endpoint 6 TX buffer as interrupt source.
Logic 1 indicates the endpoint 6 RX buffer as interrupt source.
Logic 1 indicates the endpoint 5 TX buffer as interrupt source.
Logic 1 indicates the endpoint 5 RX buffer as interrupt source.
Logic 1 indicates the endpoint 4 TX buffer as interrupt source.
Logic 1 indicates the endpoint 4 RX buffer as interrupt source.
Logic 1 indicates the endpoint 3 TX buffer as interrupt source.
Logic 1 indicates the endpoint 3 RX buffer as interrupt source.
Logic 1 indicates the endpoint 2 TX buffer as interrupt source.
Logic 1 indicates the endpoint 2 RX buffer as interrupt source.
Logic 1 indicates the endpoint 1 TX buffer as interrupt source.
Logic 1 indicates the endpoint 1 RX buffer as interrupt source.
Logic 1 indicates the endpoint 0 data TX buffer as interrupt source.
Logic 1 indicates the endpoint 0 data RX buffer as interrupt source.
reserved
Logic 1 indicates that a SETUP token was received on endpoint 0.
Logic 1 indicates a transition from LOW to HIGH on V
DMA status: Logic 1 indicates a change in the DMA Interrupt Reason
register.
High-Speed Status: Logic 1 indicates a change from full-speed to
high-speed mode (HS connection). This bit is not set when the system
goes into the full-speed suspend.
Resume status: Logic 1 indicates that a status change from suspend
to resume (active) was detected.
Suspend status: Logic 1 indicates that a status change from active to
suspend was detected on the bus.
Pseudo SOF interrupt: Logic 1 indicates that a pseudo SOF or SOF
was received. Pseudo SOF is an internally generated clock signal
(full-speed: 1 ms period, high-speed: 125 s period) that is not
synchronized to the USB bus SOF or SOF.
SOF interrupt: Logic 1 indicates that a SOF or SOF was received.
Bus Reset: Logic 1 indicates that a USB bus reset was detected.
RESUME
R/W
4
0
0
SUSP
R/W
3
0
0
PSOF
R/W
2
0
0
Hi-Speed USB OTG controller
SOF
R/W
1
0
0
© NXP B.V. 2007. All rights reserved.
ISP1761
BUS
BRESET
unchanged
124 of 163
R/W
0
0

Related parts for isp1761