saa7105e NXP Semiconductors, saa7105e Datasheet - Page 10

no-image

saa7105e

Manufacturer Part Number
saa7105e
Description
Digital Video Encoder
Manufacturer
NXP Semiconductors
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
saa7105e/G
Manufacturer:
PHILIPS
Quantity:
1 831
Part Number:
saa7105e/G
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Part Number:
saa7105e/V1/G,518
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Part Number:
saa7105e/V1/G,557
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Part Number:
saa7105e/V1/S1
Manufacturer:
PHI
Quantity:
602
Part Number:
saa7105e/V1/S1,518
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Part Number:
saa7105e/V1/S1,557
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Philips Semiconductors
The 8-bit multiplexed C
(D1 format) compatible, but the SAV and EAV codes can
be decoded optionally, when the device is operated in
slave mode. For assignment of the input data to the rising
or falling clock edge see Tables 9 to 14.
In order to display interlaced RGB signals through a
euro-connector TV set, a separate digital composite sync
signal (pin HSM_CSYNC) can be generated; it can be
advanced up to 31 periods of the 27 MHz crystal clock in
order to be adapted to the RGB processing of a TV set.
The SAA7104E; SAA7105E synthesizes all necessary
internal signals, colour subcarrier frequency and
synchronization signals from that clock.
Wide screen signalling data can be loaded via the I
and is inserted into line 23 for standards using a 50 Hz
field rate.
VPS data for program dependent automatic start and stop
of such featured VCRs is loadable via the I
The IC also contains Closed Caption and extended data
services encoding (line 21), and supports teletext insertion
for the appropriate bit stream format at a 27 MHz clock rate
(see Fig.14). It is also possible to load data for the copy
generation management system into line 20 of every field
(525/60 line counting).
A number of possibilities are provided for setting different
video parameters such as:
7.1
To activate the reset a pulse at least of 2 crystal clocks
duration is required.
During reset (RESET = LOW) plus an extra 32 crystal
clock periods, FSVGC, VSVGC, CBO, HSVGC and
TTX_SRES are set to input mode and HSM_CSYNC and
VSM are set to 3-state. A reset also forces the I
interface to abort any running bus transfer and sets it into
receive condition.
After reset, the state of the I/Os and other functions is
defined by the strapping pins until an I
redefines the corresponding registers; see Table 2.
2004 Mar 04
Black and blanking level control
Colour subcarrier frequency
Variable burst amplitude etc.
Digital video encoder
Reset conditions
B
-Y-C
R
formats are “ITU-R BT.656”
2
C-bus access
2
C-bus.
2
C-bus
2
C-bus
10
Table 2 Strapping pins
7.2
The input formatter converts all accepted PD input data
formats, either RGB or Y-C
RGB or Y-C
When double-edge clocking is used, the data is internally
split into portions PPD1 and PPD2. The clock edge
assignment must be set according to the I
bits SLOT and EDGE for correct operation.
If Y-C
the output of the input formatter can be used directly to
feed the video encoder block.
The horizontal upscaling is supported via the input
formatter. According to the programming of the pixel clock
dividers (see Section 7.10), it will sample up the data
stream to 1 , 2
interpolation filter is available. The clock domain transition
is handled by a 4 entries wide FIFO which gets initialized
every field or explicitly at request. A bypass for the FIFO is
available, especially for high input data rates.
FSVGC
VSVGC
CBO
HSVGC
TTXRQ_XCLKO2 LOW slave (FSVGC, VSVGC and
B
-C
Input formatter
PIN
R
is being applied as a 27 Mbyte/s data stream,
B
-C
R
data stream.
or 4
SAA7104E; SAA7105E
LOW NTSC M encoding, PIXCLK
HIGH PAL B/G encoding, PIXCLK
LOW 4 : 2 : 2 Y-C
HIGH 4 : 4 : 4 RGB graphics input
LOW input demultiplex phase:
HIGH input demultiplex phase:
LOW input demultiplex phase:
HIGH input demultiplex phase:
HIGH master (FSVGC, VSVGC
TIED
the input data rate. An optional
B
fits to 640
input
fits to 640
input
input (format 0)
(format 3)
LSB = LOW
LSB = HIGH
MSB = LOW
MSB = HIGH
HSVGC are inputs, internal
colour bar is active)
and HSVGC are outputs)
-C
R
, to a common internal
Product specification
PRESET
B
480 graphics
480 graphics
-C
2
C-bus control
R
graphics

Related parts for saa7105e