ics9lprs365 Integrated Device Technology, ics9lprs365 Datasheet - Page 4

no-image

ics9lprs365

Manufacturer Part Number
ics9lprs365
Description
64-pin Ck505 W/fully Integrated Voltage Regulator + Integrated Series Resistor
Manufacturer
Integrated Device Technology
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ics9lprs365BGLF
Manufacturer:
ICS
Quantity:
20 000
Company:
Part Number:
ics9lprs365BGLFT
Quantity:
135
Part Number:
ics9lprs365BKL
Manufacturer:
ICS
Quantity:
20 000
Part Number:
ics9lprs365BKLF
Manufacturer:
IDT
Quantity:
326
Part Number:
ics9lprs365BKLF
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
ics9lprs365BKLFT
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
ics9lprs365BKLFT
Manufacturer:
IDT
Quantity:
6 365
Part Number:
ics9lprs365BKLFT
Manufacturer:
ICS
Quantity:
20 000
TSSOP Pin Description (Continued)
1218—09/01/10
PIN #
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
SRCT11/CR#_H
SRCT10
SRCC10
VDDSRC_IO
CPU_STOP#
PCI_STOP#
VDDSRC
SRCC6
SRCT6
GNDSRC
SRCC7/CR#_E
SRCT7/CR#_F
VDDSRC_IO
CPUC2_ITP/SRCC8
CPUT2_ITP/SRCT8
NC
PIN NAME
TYPE
OUT
OUT
PWR
PWR
OUT
OUT
PWR
PWR
OUT
OUT
N/A
I/O
I/O
I/O
IN
IN
SRC11 true or Clock Request control H for SRC10 pair
The power-up default is SRC11, but this pin may also be used as a Clock Request control of SRC10 via
SMBus. Before configuring this pin as a Clock Request Pin, the SRC11 output pair must first be disabled in
byte 3, bit 7 of SMBus configuration space After the SRC11 output is disabled (high-Z), the pin can then be
set to serve as a Clock Request for SRC10 pair using byte 6, bit 4 of SMBus configuration space
Byte 6, bit 4
0 = SRC11 enabled (default)
1= CR#_H controls SRC10.
True clock of differential SRC clock pair.
Complement clock of differential SRC clock pair.
Stops all CPU Clocks, except those set to be free running clocks. In AMT mode 3 bits are shifted in from
the ICH to set the FSC, FSB, FSA values
Stops all PCI Clocks, except those set to be free running clocks. In AMT mode 3 bits are shifted in from
the ICH to set the FSC, FSB, FSA values
VDD pin for SRC Pre-drivers, 3.3V nominal
Complement clock of low power differential SRC clock pair.
True clock of low power differential SRC clock pair.
Ground for SRC clocks
SRC7 complement or Clock Request control E for SRC6 pair
The power-up default is SRC7#, but this pin may also be used as a Clock Request control of SRC6 via
SMBus. Before configuring this pin as a Clock Request Pin, the SRC7 output pair must first be disabled in
byte 3, bit 3 of SMBus configuration space . After the SRC output is disabled (high-Z), the pin can then be
set to serve as a Clock Request for SRC6 pair using byte 6, bit 7 of SMBus configuration space
Byte 6, bit 7
0 = SRC7# enabled (default)
1= CR#_E controls SRC6.
SRC7 true or Clock Request control 8 for SRC8 pair
The power-up default is SRC7, but this pin may also be used as a Clock Request control of SRC8 via
SMBus. Before configuring this pin as a Clock Request Pin, the SRC7 output pair must first be disabled in
byte 3, bit 3 of SMBus configuration space After the SRC output is disabled (high-Z), the pin can then be
set to serve as a Clock Request for SRC8 pair using byte 6, bit 6 of SMBus configuration space
Byte 6, bit 6
0 = SRC7# enabled (default)
1 = CR#_F controls SRC8.
Complement clock of low power differential CPU2/Complement clock of differential SRC pair. The function
of this pin is determined by the latched input value on pin 7, PCIF5/ITP_EN on powerup. The function is as
follows:
Pin 7 latched input Value
0 = SRC8#
1 = ITP#
True clock of low power differential CPU2/True clock of differential SRC pair. The function of this pin is
determined by the latched input value on pin 7, PCIF5/ITP_EN on powerup. The function is as follows:
Pin 7 latched input Value
0 = SRC8
1 = ITP
No Connect
1.05V to 3.3V from external power supply
1.05V to 3.3V from external power supply
4
DESCRIPTION
ICS9LPRS365
Datasheet

Related parts for ics9lprs365